首頁>ISPLSI2064VE-135LT44>規(guī)格書詳情
ISPLSI2064VE-135LT44中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- ISPLSI2064VE-135LB100
- ISPLSI2064VE-135LJ44
- ISPLSI2064VE-100LT100
- ISPLSI2064VE-100LJ44
- ISPLSI2064VE-135LT100
- ISPLSI2064VE-100LB100
- ISPLSI2064VE
- ISPLSI2064V-60LT100
- ISPLSI2064V-60LJ44
- ISPLSI2064V-80LT100I
- ISPLSI2064V-60LT100I
- ISPLSI2064V-60LT44I
- ISPLSI2064V-80LJ84
- ISPLSI2064V-80LT100
- ISPLSI2064V-80LJ44
- ISPLSI2064V-80LT44I
- ISPLSI2064V-60LT44
- ISPLSI2064V-60LJ84
ISPLSI2064VE-135LT44規(guī)格書詳情
Description
The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.
Features
? SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices
? 3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 280MHz* Maximum Operating Frequency
— tpd = 3.5ns* Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE
? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號:
ISPLSI2064VE-135LT44
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件
- RoHS:
否
- 制造商:
Lattice
- 存儲類型:
EEPROM
- 大電池數(shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
LATTICE |
TQFP-44 |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
LATTICE |
2339+ |
QFP |
5825 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強(qiáng)勢庫存! |
詢價 | ||
LATTICE |
2023+ |
QFP |
3500 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
LATTICE |
2016+ |
QFP |
4800 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
LATTICE |
23+ |
QFP |
30000 |
代理全新原裝現(xiàn)貨,價格優(yōu)勢 |
詢價 | ||
LATTICE/萊迪斯 |
24+23+ |
TQFP-44 |
12580 |
16年現(xiàn)貨庫存供應(yīng)商終端BOM表可配單提供樣品 |
詢價 | ||
LATTICE |
2023+ |
QFP |
53500 |
正品,原裝現(xiàn)貨 |
詢價 | ||
LATTICE |
05+ |
原廠原裝 |
4533 |
只做全新原裝真實現(xiàn)貨供應(yīng) |
詢價 | ||
LATTICE/萊迪斯 |
2023+ |
QFP44 |
6893 |
十五年行業(yè)誠信經(jīng)營,專注全新正品 |
詢價 | ||
LATTICE |
1822+ |
TQFP |
9852 |
只做原裝正品假一賠十為客戶做到零風(fēng)險!! |
詢價 |