首頁(yè)>ISPLSI2128V-80LJ84I>規(guī)格書(shū)詳情
ISPLSI2128V-80LJ84I中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠(chǎng)商型號(hào) |
ISPLSI2128V-80LJ84I |
功能描述 | 3.3V High Density Programmable Logic |
文件大小 |
151.13 Kbytes |
頁(yè)面數(shù)量 |
15 頁(yè) |
生產(chǎn)廠(chǎng)商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Lattice【萊迪思】 |
中文名稱(chēng) | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-18 20:00:00 |
相關(guān)芯片規(guī)格書(shū)
更多- ISPLSI2128E-180LT176
- ISPLSI2128E-135LT176
- ISPLSI2128E-100LT176
- ISPLSI2128-100LQI
- ISPLSI2128-80LMI
- ISPLSI2128V-80LJ84
- ISPLSI2128-100LQ
- ISPLSI2128-80LM
- ISPLSI2128V-60LT176
- ISPLSI2128V-60LQ160I
- ISPLSI2128V-60LJ84I
- ISPLSI2128-80LQ
- ISPLSI2128-100LMI
- ISPLSI2128V-60LT100I
- ISPLSI2128V
- ISPLSI2128-100LT
- ISPLSI2128V-60LQ160
- ISPLSI2128-100LTI
ISPLSI2128V-80LJ84I規(guī)格書(shū)詳情
Description
The ispLSI 2128V is a High Density Programmable Logic Device available in 128 and 64 I/O-pin versions.
Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 128 and 64 I/O Pin Versions, Eight Dedicated Inputs
— 128 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? 3.3V LOW VOLTAGE 2128 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
— The 128 I/O Pin Version is Fuse Map Compatible
with 5V ispLSI 2128
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 80 MHz Maximum Operating Frequency
— tpd = 10 ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of
Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COM
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號(hào):
ISPLSI2128V-80LJ84I
- 制造商:
LATTICE
- 制造商全稱(chēng):
Lattice Semiconductor
- 功能描述:
3.3V High Density Programmable Logic
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTE/萊迪斯 |
23+ |
NA/ |
120 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢(xún)價(jià) | ||
LATTICE |
08+ |
TQFP10 |
76 |
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì) |
詢(xún)價(jià) | ||
LATTICE |
24+ |
TQFP |
16800 |
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!? |
詢(xún)價(jià) | ||
23+ |
原廠(chǎng)封裝 |
9888 |
專(zhuān)做原裝正品,假一罰百! |
詢(xún)價(jià) | |||
LATTICE |
2016+ |
QFP |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢(xún)價(jià) | ||
LATTICE |
23+ |
QFP |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售 |
詢(xún)價(jià) | ||
LATTICE |
09+ |
QFP |
1200 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
LATTICE |
17+ |
TQFP10 |
9988 |
只做原裝進(jìn)口,自己庫(kù)存 |
詢(xún)價(jià) | ||
LATTICE |
23+ |
TQFP1414 |
65480 |
詢(xún)價(jià) | |||
LATTICE |
20+ |
PQFP-160 |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢(xún)價(jià) |