首頁(yè)>ISPLSI2128VE-135LT100I>規(guī)格書詳情
ISPLSI2128VE-135LT100I中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ISPLSI2128VE-135LT100I |
功能描述 | 3.3V In-System Programmable SuperFAST??High Density PLD |
文件大小 |
206.11 Kbytes |
頁(yè)面數(shù)量 |
20 頁(yè) |
生產(chǎn)廠商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱 |
Lattice【萊迪思】 |
中文名稱 | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-23 23:00:00 |
人工找貨 | ISPLSI2128VE-135LT100I價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- ISPLSI2128VE-135LB100
- ISPLSI2128VE-135LB208
- ISPLSI2128VE-135LT100
- ISPLSI2128VE135LB208
- ISPLSI2128VE135LBN208
- ISPLSI2128VE135LT100I
- ISPLSI2128VE135LB100I
- ISPLSI2128VE135LQ160
- ISPLSI2128VE100LTN176
- ISPLSI2128VE100LTN100
- ISPLSI2128VE135LQ160I
- ISPLSI2128VE135LT100
- ISPLSI2128VE135LBN208I
- ISPLSI2128VE100LTN176I
- ISPLSI2128VE135LB208I
- ISPLSI2128VE135LB100
- ISPLSI2128VE-135LQ160
- ISPLSI2128VE100LTN100I
ISPLSI2128VE-135LT100I規(guī)格書詳情
Description
The ispLSI 2128VE is a High Density Programmable Logic Device available in 128 and 64 I/O-pin versions.
Features
? SuperFAST HIGH DENSITY IN-SYSTEM
PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 128 and 64 I/O Pin Versions, Eight Dedicated Inputs
— 128 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100 Functional, JEDEC and Pinout Compatible
with ispLSI 2128V Devices
? 3.3V LOW VOLTAGE 2128 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 250MHz Maximum Operating Frequency
— tpd = 4.0ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of Wired
OR Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE
? THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
? LEAD-FREE PACKAGE OPTIONS
產(chǎn)品屬性
- 型號(hào):
ISPLSI2128VE-135LT100I
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件
- RoHS:
否
- 制造商:
Lattice
- 存儲(chǔ)類型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
萊迪斯/LATTICE |
21+ |
QFP |
4550 |
全新原裝現(xiàn)貨 |
詢價(jià) | ||
LATTE/萊迪斯 |
23+ |
NA/ |
3378 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
LATTICE |
2020+ |
TQFP100 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
LATTICE |
23+ |
TQFP |
394 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
QFP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
Lattice |
17+ |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) | |||
LATTICE |
24+ |
QFP |
213 |
詢價(jià) | |||
LATTICE/萊迪斯 |
24+ |
QFP |
25500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售 |
詢價(jià) | ||
LATTICE/萊迪斯 |
22+ |
QFP |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
LATTICE/萊迪斯 |
22+ |
QFP |
18000 |
只做全新原裝,支持BOM配單,假一罰十 |
詢價(jià) |