首頁>ISPLSI2192VE-135-L-T128>規(guī)格書詳情
ISPLSI2192VE-135-L-T128中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- ISPLSI2192VE135LT128
- ISPLSI2192VE135LB144I
- ISPLSI2192VE-135-LB144
- ISPLSI2192VE135LB144
- ISPLSI2192VE100LTN128I
- ISPLSI2192VE100LTN128
- ISPLSI2192VE100LT128I
- ISPLSI2192VE-100-L-T128
- ISPLSI2192VE100LT128
- ISPLSI2192VE100LB144I
- ISPLSI2192VE-100-LB144
- ISPLSI2192VE100LB144
- ISPLSI2192VE_04
- ISPLSI2192VE
- ISPLSI2128VL-150LT176
- ISPLSI2128VL-150LT100
- ISPLSI2128VL-150LQ160
- ISPLSI2128VL-150LB208
ISPLSI2192VE-135-L-T128規(guī)格書詳情
Description
The ispLSI 2192VE is a High Density Programmable Logic Device containing 192 Registers, nine or twelve Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2192VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2192VE offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.
Features
? SuperFAST HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC
— 8000 PLD Gates
— 96 I/O Pins, Nine or Twelve Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Pinout Compatible with ispLSI 2096V and 2096VE
? 3.3V LOW VOLTAGE ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 225MHz* Maximum Operating Frequency
— tpd = 4.0ns* Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of WiredOR Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE
? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號:
ISPLSI2192VE-135-L-T128
- 制造商:
LATTICE
- 制造商全稱:
Lattice Semiconductor
- 功能描述:
3.3V In-System Programmable SuperFAST⑩ High Density PLD
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LAT |
23+ |
65480 |
詢價(jià) | ||||
LATTICE |
24+ |
BGA |
11 |
詢價(jià) | |||
Lattice Semiconductor Corporat |
24+ |
128-TQFP(14x14) |
56200 |
一級代理/放心采購 |
詢價(jià) | ||
Lattice Semiconductor Corporat |
21+ |
128-LQFP |
1 |
100%進(jìn)口原裝!長期供應(yīng)!絕對優(yōu)勢價(jià)格(誠信經(jīng)營) |
詢價(jià) | ||
LATTICE/萊迪斯 |
23+ |
TQFN128 |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
LATTICE |
23+ |
QFP |
48060 |
##公司主營品牌長期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢價(jià) | ||
LatticeSemiconductorCorp |
23+ |
128-TQFP(14x14) |
66800 |
原廠授權(quán)一級代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
Lattice |
2318+ |
LQFP-128 |
4980 |
Lattice全系列進(jìn)口原裝特價(jià) |
詢價(jià) | ||
LATTICE |
24+ |
FPGA |
7822 |
原裝現(xiàn)貨 |
詢價(jià) | ||
Lattice |
2138+ |
TQFP |
8960 |
專營BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) |