首頁>ISPLSI5256VE-100LT100>規(guī)格書詳情
ISPLSI5256VE-100LT100中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- ISPLSI5256VA-100LB208
- ISPLSI5256VA-125LQ208
- ISPLSI5256VA-125LB272
- ISPLSI5256VA-125LB208
- ISPLSI5256VA-100LQ208
- ISPLSI5256VA-70LB272
- ISPLSI5256VA-70LB272I
- ISPLSI5256VA-70LQ208
- ISPLSI5256VA-70LB208
- ISPLSI5256VE-100LF256
- ISPLSI5256VE-100LF256I
- ISPLSI5256VE
- ISPLSI5256VE-100LB272I
- ISPLSI5256V-70LB272
- ISPLSI5256V-70LQ208
- ISPLSI5256V-100LB272
- ISPLSI5256V-70LB208
- ISPLSI5256V-125LB208
ISPLSI5256VE-100LT100規(guī)格書詳情
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.
Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.
Features
? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 12000 PLD Gates / 256 Macrocells
— Up to 144 I/O Pins
— 256 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 165 MHz Maximum Operating Frequency
— tpd = 6.0 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
? IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE
? ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and Registered Functions
— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks
— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell
產(chǎn)品屬性
- 型號:
ISPLSI5256VE-100LT100
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件
- RoHS:
否
- 制造商:
Lattice
- 存儲類型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE/萊迪斯 |
23+ |
QFP |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
Lattice |
2318+ |
QFP-100 |
4980 |
Lattice全系列進(jìn)口原裝特價(jià) |
詢價(jià) | ||
LAT |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
LATTICE |
24+ |
FPGA |
5528 |
原裝現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
05+ |
原廠原裝 |
6301 |
只做全新原裝真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
Lattice Semiconductor Corporat |
22+ |
100TQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
LAT |
21+ |
QFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
LAT |
QFP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
LATTICE |
22+ |
QFP |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
LAT |
21+ |
QFP |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) |