首頁>ISPLSI5384VE-80LF256I>規(guī)格書詳情
ISPLSI5384VE-80LF256I中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- ISPLSI5384VA-125LB388
- ISPLSI5384VA-70LB208
- ISPLSI5384VA-70LB388
- ISPLSI5384VA-70LB272
- ISPLSI5384VA-125LQ208
- ISPLSI5384VA-70LQ208
- ISPLSI5384VA-70LB208
- ISPLSI5384VA-70LB272
- ISPLSI5384VA-125LQ208
- ISPLSI5384VA-125LB388
- ISPLSI5384VA-70LB272I
- ISPLSI5384VA-70LQ208
- ISPLSI5384VA-70LB388
- ISPLSI5384VE-100LF256I
- ISPLSI5384VE-100LB272
- ISPLSI5384VE-165LF256
- ISPLSI5384VE-125LB272
- ISPLSI5384VE-125LB272I
ISPLSI5384VE-80LF256I規(guī)格書詳情
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.
Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.
Features
? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 18000 PLD Gates / 384 Macrocells
— Up to 192 I/O Pins
— 384 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 165 MHz Maximum Operating Frequency
— tpd = 6.0 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
? IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-toMarket, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE
? ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with SingleLevel Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and Registered Functions
— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks
— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell
產(chǎn)品屬性
- 型號(hào):
ISPLSI5384VE-80LF256I
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件
- RoHS:
否
- 制造商:
Lattice
- 存儲(chǔ)類型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LatticeSemiconductorCorporatio |
23+ |
256-BGA |
3720 |
只做原裝,主打品牌QQ詢價(jià)有詢必回 |
詢價(jià) | ||
Lattice |
23+ |
BGA |
1017 |
專業(yè)優(yōu)勢(shì)供應(yīng) |
詢價(jià) | ||
LATTICE |
23+ |
BGA |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
23+ |
原廠封裝 |
9888 |
專做原裝正品,假一罰百! |
詢價(jià) | |||
LAT |
23+ |
NA |
75 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
LatticeSemiconductorCorp |
23+ |
256-FPBGA(17x17) |
66800 |
原廠授權(quán)一級(jí)代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
Lattice |
24+ |
BGA |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
Lattice Semiconductor Corporat |
24+ |
256-FPBGA(17x17) |
56200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
LSI |
22+ |
BGA |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
LATTICE |
BGA |
3350 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) |