首頁>ISPLSI81080V-125LB492>規(guī)格書詳情

ISPLSI81080V-125LB492中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書

ISPLSI81080V-125LB492
廠商型號

ISPLSI81080V-125LB492

功能描述

3.3V In-System Programmable SuperBIG??High Density PLD

文件大小

333.86 Kbytes

頁面數(shù)量

26

生產廠商 Lattice Semiconductor
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-26 23:00:00

ISPLSI81080V-125LB492規(guī)格書詳情

ispLSI 8000V Family Description

The ispLSI 8000V Family of Register-Intensive, 3.3V SuperBIG In-System Programmable Logic Devices is based on Big Fast Megablocks of 120 registered macro cells and a Global Routing Plane (GRP) structure interconnecting the Big Fast Megablocks. Each Big Fast Megablock contains 120 registered macrocells arranged in six groups of 20, a group of 20 being referred to as a Generic Logic Block, or GLB. Within the Big Fast Megablock, a Big Fast Megablock Routing Pool (BRP) interconnects the six GLBs to each other and to 24 Big Fast Megablock I/O cells with optional I/O registers. The Global Routing Plane which interconnects the Big Fast Megablocks has additional global I/Os with optional I/O registers. The 192-I/O version contains 72 Big Fast Megablock I/Os and 120 global I/Os, while the 360-I/O version contains 216 Big Fast Megablock I/Os and 144 global I/Os.

Features

? SuperBIG HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC

— 3.3V Power Supply

— 60,000 PLD Gates/1080 Macrocells

— 192-360 I/O Pins Supporting 3.3V/2.5V I/O

— 1440 Registers

— High-Speed Global and Big Fast Megablock (BFM) Interconnect

— Wide 20-Macrocell Generic Logic Block (GLB) for High Performance

— Wide Input Gating (44 Inputs per GLB) for Fast Counters, State Machines, Address Decoders, Etc.

— PCB-Efficient Ball Grid Array (BGA) Package Options

? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 125 MHz Maximum Operating Frequency

— tpd = 8.5 ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

? ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture, Symmetrical Generic Logic Blocks Connected by Hierarchical Big Fast Megablock and Global Routing Planes

— Product Term Sharing Array Supports up to 28 Product Terms per Macrocell Output

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Embedded Tristate Bus Can Be Used as an Internal Tristate Bus or as an Extension of an External Tristate Bus

— Macrocell and I/O Registers Feature Multiple Control Options, Including Set, Reset and Clock Enable

— I/O Pins Support Programmable Bus Hold, Pull-Up, Open-Drain and Slew Rate Options

— Separate VCCIO Power Supply to Support 3.3V or 2.5V Input/Output Logic Levels

— I/O Cell Register Programmable as Input Register for Fast Setup Time or Output Register for Fast Clock to Output Time

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產品屬性

  • 型號:

    ISPLSI81080V-125LB492

  • 制造商:

    Rochester Electronics LLC

  • 功能描述:

    - Bulk

供應商 型號 品牌 批號 封裝 庫存 備注 價格
LATTICE(萊迪思)
23+
BGA-272(27x27)
907
深耕行業(yè)12年,可提供技術支持。
詢價
LATTICE(萊迪思)
23+
BGA-272(27x27)
1
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
LATTICE(萊迪思)
23+
6000
誠信服務,絕對原裝原盤
詢價
Lattic
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
ISPLSI81080V-60LB272
860
860
詢價
Lattice
1923+
BGA
2000
公司原裝現(xiàn)貨特價處理
詢價
LATTICE/萊迪斯
23+
BGA
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
LATTICE/萊迪斯
23+
BGA
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
Lattice
16+
原廠封裝
10000
全新原裝正品,代理優(yōu)勢渠道供應,歡迎來電咨詢
詢價
LATTICE
05+
原廠原裝
5501
只做全新原裝真實現(xiàn)貨供應
詢價