首頁(yè)>JM38510/32502B2A>規(guī)格書詳情
JM38510/32502B2A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
JM38510/32502B2A |
功能描述 | OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
絲印標(biāo)識(shí) | |
封裝外殼 | LCCC |
文件大小 |
1.58154 Mbytes |
頁(yè)面數(shù)量 |
32 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-12 11:38:00 |
人工找貨 | JM38510/32502B2A價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- JM38510/32403SSA
- JM38510/32403SRA
- JM38510/32404B2A
- JM38510/32405B2A
- JM38510/32405BSA
- JM38510/32405BRA
- JM38510/32404BRA
- JM38510/32403BSA
- JM38510/32403SRA
- JM38510/32403SSA
- JM38510/32404BRA
- JM38510/32501B2A
- JM38510/32501BRA
- JM38510/32501BSA
- JM38510/32403BSA
- JM38510/32403SRA
- JM38510/32403SSA
- JM38510/32404B2A
JM38510/32502B2A規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
CDIP-20 |
4650 |
詢價(jià) | |||
TI/德州儀器 |
22+ |
CDIP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TI |
24+ |
DIP |
9000 |
只做原裝正品 有掛有貨 假一賠十 |
詢價(jià) | ||
TI/德州儀器 |
1922+ |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | |||
TI |
2020+ |
CDIP-20 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價(jià) | |||
JM38510/32502BRA |
21 |
21 |
詢價(jià) | ||||
TI/德州儀器 |
2447 |
20 |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
TI |
18+ |
N/A |
6000 |
主營(yíng)軍工偏門料,國(guó)內(nèi)外都有渠道 |
詢價(jià) | ||
TI/德州儀器 |
23+ |
CDIP20 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) |