首頁>JM38510/32502BRA>規(guī)格書詳情
JM38510/32502BRA中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- JM38510/32403SSA
- JM38510/32502B2A
- JM38510/32502B2A
- JM38510/32404B2A
- JM38510/32405B2A
- JM38510/32405BSA
- JM38510/32405BRA
- JM38510/32404BRA
- JM38510/32403SRA
- JM38510/32403SSA
- JM38510/32502B2A
- JM38510/32502B2A
- JM38510/32404BRA
- JM38510/32501B2A
- JM38510/32501BRA
- JM38510/32501BSA
- JM38510/32403SRA
- JM38510/32403SSA
JM38510/32502BRA規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NATIONL |
2403+ |
CDIP |
6489 |
原裝現(xiàn)貨熱賣!十年芯路!堅(jiān)持! |
詢價(jià) | ||
TI |
23+ |
CDIP-20 |
3200 |
原裝正品 支持實(shí)單 |
詢價(jià) | ||
TI/德州儀器 |
2022 |
CDIP20 |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價(jià) | ||
TI |
21+ |
CDIP-20 |
3200 |
公司只做原裝,誠信經(jīng)營 |
詢價(jià) | ||
TI/德州儀器 |
21+ |
DIP |
8080 |
原裝現(xiàn)貨實(shí)單必成 只做原裝! |
詢價(jià) | ||
TI/TEXAS |
23+ |
DIP |
8931 |
詢價(jià) | |||
TI |
23+ |
CDIP-20 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
22+ |
5000 |
詢價(jià) | |||||
TI |
23+ |
DIP |
7000 |
詢價(jià) | |||
TEXAS |
24+ |
DIP |
16800 |
絕對原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢!? |
詢價(jià) |