首頁>JM38510/32503BSA>規(guī)格書詳情
JM38510/32503BSA中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- JM38510/32502SRA
- JM38510/32503B2A
- JM38510/32502SSA
- JM38510/32503BRA
- JM38510/32502SSA
- JM38510/32503B2A
- JM38510/32503BRA
- JM38510/32502BSA
- JM38510/32502SRA
- JM38510/32503BRA
- JM38510/32503B2A
- JM38510/32502BSA
- JM38510/32502SSA
- JM38510/32502BSA
- JM38510/32502SRA
- JM38510/32502SSA
- JM38510/32502BSA
- JM38510/32502SRA
JM38510/32503BSA規(guī)格書詳情
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
2048+ |
CDIP-16 |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
MOT |
2021+ |
CDIP |
1600 |
自家?guī)齑?百分之百原裝 |
詢價 | ||
MOTOROLA/摩托羅拉 |
23+ |
DIP |
13000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
LINEAR/凌特 |
QQ咨詢 |
CDIP |
271 |
全新原裝 研究所指定供貨商 |
詢價 | ||
TI/德州儀器 |
23+ |
DIP |
90000 |
只做自庫存深圳可交貨 |
詢價 | ||
TI |
20+ |
N/A |
3600 |
專業(yè)配單,原裝正品假一罰十,代理渠道價格優(yōu) |
詢價 | ||
PHI |
CDIP-20 |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
MOTOROLA/摩托羅拉 |
22+ |
CDIP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
TI |
22+ |
SO-14 |
2250 |
絕對原裝自家現(xiàn)貨!真實庫存!歡迎來電! |
詢價 | ||
JM38510/32504BRA |
2 |
2 |
詢價 |