首頁>K4H280438A-TLB0>規(guī)格書詳情
K4H280438A-TLB0中文資料三星數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多K4H280438A-TLB0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產品屬性
- 型號:
K4H280438A-TLB0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
21+ |
TSOP |
35200 |
一級代理/放心采購 |
詢價 | ||
SAMSUNG |
0034+ |
TSSOP66 |
194 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
SAM |
23+ |
589610 |
新到現貨 原廠一手貨源 價格秒殺代理! |
詢價 | |||
SAMSANG |
19+ |
TSOP-66 |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP-66 |
48953 |
鄭重承諾只做原裝進口貨 |
詢價 | ||
SAMSUNG |
2020+ |
TSOP-66 |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
SAMSUNG/三星 |
2021+ |
TSOP-66 |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現貨,長期排單到貨 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP-66 |
25000 |
只有原裝原裝,支持BOM配單 |
詢價 | ||
SAMSUNG |
23+ |
TSOP-66 |
8000 |
只做原裝現貨 |
詢價 | ||
SAMSUNG |
23+ |
TSOP-66 |
7000 |
詢價 |