首頁>K4H510438B-UC/LB0>規(guī)格書詳情
K4H510438B-UC/LB0中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H510438B-UC/LB0規(guī)格書詳情
Key Features
? VDD : 2.5V ± 0.2V, VDDQ : 2.5V ± 0.2V for DDR266, 333
? VDD : 2.6V ± 0.1V, VDDQ : 2.6V ± 0.1V for DDR400
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe [DQS] (x4,x8) & [L(U)DQS] (x16)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency : DDR266(2, 2.5 Clock), DDR333(2.5 Clock), DDR400(3 Clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM for write masking only (x16)
? DM for write masking only (x4, x8)
? Auto & Self refresh
? 7.8us refresh interval(8K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II Pb-Free package
? RoHS compliant
產(chǎn)品屬性
- 型號(hào):
K4H510438B-UC/LB0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
512Mb B-die DDR SDRAM Specification
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SANSUNG |
24+ |
66TSOP |
35200 |
一級(jí)代理/放心采購 |
詢價(jià) | ||
SAMSANG |
19+ |
TSSOP |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | ||
SAMSUNG |
24+ |
TSOP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
SAMSUNG |
23+ |
TSSOP |
8000 |
只做原裝現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG |
23+ |
TSSOP |
7000 |
詢價(jià) | |||
SAMSUNG |
23+ |
TSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG |
2023+ |
TSOP |
5378 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價(jià) | ||
SAMSUNG/三星 |
21+ |
TSSOP66 |
2000 |
百域芯優(yōu)勢(shì) 實(shí)單必成 可開13點(diǎn)增值稅發(fā)票 |
詢價(jià) | ||
SAMSUNG |
23+ |
TSSOP |
1072 |
優(yōu)勢(shì)庫存 |
詢價(jià) | ||
SANSUNG |
2023+ |
66TSOP |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) |