首頁>K4H510838D-UC/LB3>規(guī)格書詳情
K4H510838D-UC/LB3中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H510838D-UC/LB3規(guī)格書詳情
Key Features
? VDD : 2.5V ± 0.2V, VDDQ : 2.5V ± 0.2V for DDR266, 333
? VDD : 2.6V ± 0.1V, VDDQ : 2.6V ± 0.1V for DDR400
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe [DQS] (x4,x8) & [L(U)DQS] (x16)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency : DDR266(2, 2.5 Clock), DDR333(2.5 Clock), DDR400(3 Clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM for write masking only (x16)
? DM for write masking only (x4, x8)
? Auto & Self refresh
? 7.8us refresh interval(8K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II Pb-Free package
? RoHS compliant
產(chǎn)品屬性
- 型號:
K4H510838D-UC/LB3
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
512Mb D-die DDR SDRAM Specification
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SANSUNG |
24+ |
66TSOP |
35200 |
一級代理/放心采購 |
詢價 | ||
SAMSUNG/三星 |
23+ |
66TSOP |
13000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
SAMSANG |
19+ |
TSOP |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
SAMSUNG |
20+ |
TSOP |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價 | ||
SAMSUNG/三星 |
24+ |
TSOP |
25500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售 |
詢價 | ||
SAMSUNG |
2020+ |
TSOP |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
SAMSUNG |
23+ |
TSOP |
8890 |
價格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價 | ||
SAMSUNG |
2020+ |
TSOP |
350000 |
100%進口原裝正品公司現(xiàn)貨庫存 |
詢價 | ||
SAMSUNG |
23+ |
SSOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價 |