首頁>K4H561638C-TLA2>規(guī)格書詳情
K4H561638C-TLA2中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
K4H561638C-TLA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H561638C-TLA2
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
21+ |
TSOP-66 |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
SAMSUNG/三星 |
23+ |
NA/ |
3466 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
SAMSUNG |
23+ |
TSOP-66 |
8890 |
價格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
12032 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
SAMSUNG |
2017+ |
TSSOP |
6528 |
只做原裝正品!假一賠十! |
詢價 | ||
SAMSUNG |
22+23+ |
TSSOP |
37576 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
SAMSUNG |
6000 |
面議 |
19 |
DIP/SMD |
詢價 | ||
SAMSUNG |
2310+ |
TSOP-66 |
3886 |
優(yōu)勢代理渠道,原裝現(xiàn)貨,可全系列訂貨 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP-66 |
8000 |
原裝正品支持實單 |
詢價 | ||
SAM |
23+ |
BGA/14*8 |
7000 |
絕對全新原裝!100%保質(zhì)量特價!請放心訂購! |
詢價 |