首頁>K4H563238B-TCA2>規(guī)格書詳情
K4H563238B-TCA2中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H563238B-TCA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H563238B-TCA2
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SANSUNG |
2023+ |
60FBGA |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
SAMSUNG |
23+ |
TSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
SANSUNG |
24+ |
60FBGA |
35200 |
一級代理/放心采購 |
詢價 | ||
SAMSUNG |
23+ |
TSSOP66P |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
SAMSUNG |
2023+ |
TSOP |
5800 |
進口原裝,現(xiàn)貨熱賣 |
詢價 | ||
SAM |
22+ |
TSOP |
45414 |
原裝正品現(xiàn)貨 |
詢價 | ||
SAMSUNG |
2016+ |
TSSOP66P |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
3255 |
強勢庫存!原裝現(xiàn)貨! |
詢價 | ||
SAMSUNG |
24+ |
TSOP |
2789 |
原裝優(yōu)勢!絕對公司現(xiàn)貨! |
詢價 |