首頁>K4H640438B-TLA0>規(guī)格書詳情
K4H640438B-TLA0中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H640438B-TLA0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號(hào):
K4H640438B-TLA0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
TSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG/三星 |
18+ |
TSOP |
30608 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價(jià) | ||
SAM |
22+ |
TSOP |
23462 |
低價(jià)!原裝!實(shí)單必成! |
詢價(jià) | ||
SAMSUNG/三星 |
19+ |
BGA |
24830 |
進(jìn)口原裝現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG/三星 |
22+ |
TSOP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
SAMSUNG/三星 |
TSOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
SAMSUNG |
2016+ |
TSSOP66P |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價(jià) | ||
SAM |
22+ |
TSOP |
45414 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
SAM |
21+ |
TSOP |
4000 |
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢! |
詢價(jià) | ||
SANSUNG |
24+ |
60FBGA |
35200 |
一級(jí)代理/放心采購 |
詢價(jià) |