首頁>K4H643238E-TLA2>規(guī)格書詳情
K4H643238E-TLA2中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H643238E-TLA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H643238E-TLA2
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
23+ |
NA/ |
84 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
SAMSUNG |
23+ |
BGA |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
ATMEL |
2016+ |
BGA |
6000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
SAMSUNG/三星 |
23+ |
BGA |
90000 |
一定原裝房間現(xiàn)貨 |
詢價 | ||
SAMSUNG |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 | ||
SAMSUUG |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
SAMSUNG |
21+ |
FBGA |
35200 |
一級代理/放心采購 |
詢價 | ||
SAMSANG |
19+ |
BGA |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
SAMSUNG |
21+ |
BGA |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | ||
SAMSUUG |
2020+ |
BGA |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 |