首頁(yè)>K4T51043QB-ZCCC>規(guī)格書詳情

K4T51043QB-ZCCC中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書

K4T51043QB-ZCCC
廠商型號(hào)

K4T51043QB-ZCCC

功能描述

512Mb B-die DDR2 SDRAM

文件大小

591.22 Kbytes

頁(yè)面數(shù)量

28 頁(yè)

生產(chǎn)廠商 Samsung semiconductor
企業(yè)簡(jiǎn)稱

Samsung三星

中文名稱

三星半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-17 18:43:00

K4T51043QB-ZCCC規(guī)格書詳情

DDR2 SDRAM

The 512Mb DDR2 SDRAM is organized as a 32Mbit x 4 I/Os x 4banks, 16Mbit x 8 I/Os x 4 banks or 8Mbit x 16 I/Os x 4 banks device. This synchronous device achieves high speed double

data-rate transfer rates of up to 533Mb/sec/pin (DDR2-533) for

general applications.

The chip is designed to comply with the following key DDR2 SDRAM features such as posted CAS with additive latency, write latency = read latency -1, Off-Chip Driver(OCD) impedance

adjustment and On Die Termination.

All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the crosspoint of differential clocks (CK rising and Kfalling). All I/Os are synchronized with a pair ofbidirectional strobes (DQS and DQS) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in a RAS/CASmultiplexing style. For example, 512Mb(x4) device receive 14/11/2 addressing.

The 512Mb DDR2 device operates with a single 1.8V ± 0.1V power supply and 1.8V ± 0.1V VDDQ.

The 512Mb DDR2 device is available in 60ball FBGAs(x4/x8) and in 84ball FBGAs(x16).

? JEDEC standard 1.8V ± 0.1V Power Supply

? VDDQ = 1.8V ± 0.1V

? 200 MHz fCKfor 400Mb/sec/pin, 267MHz fCKfor 533Mb/sec/pin

? 4 Banks

? Posted CAS

? Programmable CASLatency: 3, 4, 5

? Programmable Additive Latency: 0, 1 , 2 , 3 and 4

? Write Latency(WL) = Read Latency(RL) -1

? Burst Length: 4 , 8(Interleave/nibble sequential)

? Programmable Sequential / Interleave Burst Mode

? Bi-directional DifferentialData-Strobe (Single-ended data strobe is an optional feature)

? Off-Chip Driver(OCD) Impedance Adjustment

? On Die Termination

? Special Function Support

-High Temperature Self-Refresh rate enable

? Average Refresh Period 7.8us at lower than TCASE 85°C, 3.9us at 85°C < TCASE <95 °C

? Package: 60ball FBGA - 128Mx4/64Mx8 , 84ball FBGA - 32Mx16

? All of Lead-free products are compliant for RoHS

產(chǎn)品屬性

  • 型號(hào):

    K4T51043QB-ZCCC

  • 制造商:

    SAMSUNG

  • 制造商全稱:

    Samsung semiconductor

  • 功能描述:

    512Mb B-die DDR2 SDRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
SAMSUNG
1844+
BGA
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
SAMSUNG
2016+
FBGA60
9000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價(jià)
SAMSUNG
22+
BGA
8000
原裝正品支持實(shí)單
詢價(jià)
SAMSUNG/三星
FBGA60
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
SEC
23+
BGA
3200
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售
詢價(jià)
SAMSUNG
21+
FBGA60
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
K4T51043QB-ZCCC
90
90
詢價(jià)
SAMSANG
19+
BGA
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
SAMSUNG
23+
BGA
5000
原裝正品,假一罰十
詢價(jià)
SEC
24+
BGA
6500
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證
詢價(jià)