首頁(yè)>K4T51083QB-ZCCC>規(guī)格書(shū)詳情
K4T51083QB-ZCCC中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
K4T51083QB-ZCCC |
功能描述 | 512Mb B-die DDR2 SDRAM |
文件大小 |
591.22 Kbytes |
頁(yè)面數(shù)量 |
28 頁(yè) |
生產(chǎn)廠商 | Samsung semiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Samsung【三星】 |
中文名稱(chēng) | 三星半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-24 18:00:00 |
人工找貨 | K4T51083QB-ZCCC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
K4T51083QB-ZCCC規(guī)格書(shū)詳情
DDR2 SDRAM
The 512Mb DDR2 SDRAM is organized as a 32Mbit x 4 I/Os x 4banks, 16Mbit x 8 I/Os x 4 banks or 8Mbit x 16 I/Os x 4 banks device. This synchronous device achieves high speed double
data-rate transfer rates of up to 533Mb/sec/pin (DDR2-533) for
general applications.
The chip is designed to comply with the following key DDR2 SDRAM features such as posted CAS with additive latency, write latency = read latency -1, Off-Chip Driver(OCD) impedance
adjustment and On Die Termination.
All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the crosspoint of differential clocks (CK rising and Kfalling). All I/Os are synchronized with a pair ofbidirectional strobes (DQS and DQS) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in a RAS/CASmultiplexing style. For example, 512Mb(x4) device receive 14/11/2 addressing.
The 512Mb DDR2 device operates with a single 1.8V ± 0.1V power supply and 1.8V ± 0.1V VDDQ.
The 512Mb DDR2 device is available in 60ball FBGAs(x4/x8) and in 84ball FBGAs(x16).
? JEDEC standard 1.8V ± 0.1V Power Supply
? VDDQ = 1.8V ± 0.1V
? 200 MHz fCKfor 400Mb/sec/pin, 267MHz fCKfor 533Mb/sec/pin
? 4 Banks
? Posted CAS
? Programmable CASLatency: 3, 4, 5
? Programmable Additive Latency: 0, 1 , 2 , 3 and 4
? Write Latency(WL) = Read Latency(RL) -1
? Burst Length: 4 , 8(Interleave/nibble sequential)
? Programmable Sequential / Interleave Burst Mode
? Bi-directional DifferentialData-Strobe (Single-ended data strobe is an optional feature)
? Off-Chip Driver(OCD) Impedance Adjustment
? On Die Termination
? Special Function Support
-High Temperature Self-Refresh rate enable
? Average Refresh Period 7.8us at lower than TCASE 85°C, 3.9us at 85°C < TCASE <95 °C
? Package: 60ball FBGA - 128Mx4/64Mx8 , 84ball FBGA - 32Mx16
? All of Lead-free products are compliant for RoHS
產(chǎn)品屬性
- 型號(hào):
K4T51083QB-ZCCC
- 制造商:
SAMSUNG
- 制造商全稱(chēng):
Samsung semiconductor
- 功能描述:
512Mb B-die DDR2 SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
BGA |
8890 |
價(jià)格優(yōu)勢(shì)/原裝現(xiàn)貨/客戶(hù)至上/歡迎廣大客戶(hù)來(lái)電查詢(xún) |
詢(xún)價(jià) | ||
SAMSUNG原裝正品專(zhuān)賣(mài) |
23+ |
BGA |
28610 |
專(zhuān)注原裝正品現(xiàn)貨特價(jià)中量大可定 |
詢(xún)價(jià) | ||
SAMSUNG/三星 |
22+ |
BGA |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢(xún)價(jià) | ||
SAMSUNG/三星 |
23+ |
BGA |
6850 |
只做原廠原裝正品現(xiàn)貨!假一賠十! |
詢(xún)價(jià) | ||
SAMSUNG/三星 |
21+ |
BGA |
80 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
SAMSUNG/三星 |
23+ |
BGA |
18 |
原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
SAM |
23+ |
NA |
1244 |
專(zhuān)做原裝正品,假一罰百! |
詢(xún)價(jià) | ||
SAM |
23+ |
BGA |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售 |
詢(xún)價(jià) | ||
SAMSUNG |
24+ |
BGA |
30617 |
三星閃存專(zhuān)營(yíng)品牌店全新原裝熱賣(mài) |
詢(xún)價(jià) | ||
SAMS |
6000 |
面議 |
19 |
DIP/SMD |
詢(xún)價(jià) |