- IC/元器件
- PDF資料
- 商情資訊
首頁(yè)>LC4256V-75F256BI>規(guī)格書詳情
LC4256V-75F256BI中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
LC4256V-75F256BI |
功能描述 | 3.3V/2.5V/1.8V In-System Programmable SuperFAST High Density PLDs |
文件大小 |
483.61 Kbytes |
頁(yè)面數(shù)量 |
74 頁(yè) |
生產(chǎn)廠商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱 |
Lattice【萊迪思】 |
中文名稱 | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-26 23:00:00 |
相關(guān)芯片規(guī)格書
更多LC4256V-75F256BI規(guī)格書詳情
ispMACH 4000 Introduction
The high performance ispMACH 4000 family from Lattice offers a SuperFAST CPLD solution. The family is a blend of Lattice’s two most popular architectures: the ispLSI? 2000 and ispMACH 4A. Retaining the best of both families, the ispMACH 4000 architecture focuses on significant innovations to combine the highest performance with low power in a flexible CPLD family.
Features
■ High Performance
? fMAX = 400MHz maximum operating frequency
? tPD = 2.5ns propagation delay
? Up to four global clock pins with programmable clock polarity control
? Up to 80 PTs per output
■ Ease of Design
? Enhanced macrocells with individual clock, reset, preset and clock enable controls
? Up to four global OE controls
? Individual local OE control per I/O pin
? Excellent First-Time-FitTM and refit
? Fast path, SpeedLockingTM Path, and wide-PT path
? Wide input gating (36 input logic blocks) for fast counters, state machines and address decoders
■ Zero Power (ispMACH 4000Z) and Low Power (ispMACH 4000V/B/C)
? Typical static current 10μA (4032Z)
? Typical static current 1.3mA (4000C)
? 1.8V core low dynamic power
? ispMACH 4000Z operational down to 1.6V VCC
■ Broad Device Offering
? Multiple temperature range support
– Commercial: 0 to 90°C junction (Tj)
– Industrial: -40 to 105°C junction (Tj)
– Extended: -40 to 130°C junction (Tj)
? For AEC-Q100 compliant devices, refer to LA-ispMACH 4000V/Z Automotive Data Sheet
■ Easy System Integration
? Superior solution for power sensitive consumer applications
? Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
? Operation with 3.3V (4000V), 2.5V (4000B) or 1.8V (4000C/Z) supplies
? 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI interfaces
? Hot-socketing
? Open-drain capability
? Input pull-up, pull-down or bus-keeper
? Programmable output slew rate
? 3.3V PCI compatible
? IEEE 1149.1 boundary scan testable
? 3.3V/2.5V/1.8V In-System Programmable (ISP?) using IEEE 1532 compliant interface
? I/O pins with fast setup path
? Lead-free package options
產(chǎn)品屬性
- 型號(hào):
LC4256V-75F256BI
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件 PROGRAMMABLE SUPER FAST HI DENSITY PLD
- RoHS:
否
- 制造商:
Lattice
- 存儲(chǔ)類型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTE/萊迪斯 |
23+ |
NA/ |
735 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
LATTICE |
2020+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
LATTICE |
10+ |
BGA |
735 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
Lattice |
24+ |
BGA |
6500 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢價(jià) | ||
LATTICESE |
2020+ |
原廠封裝 |
35000 |
100%進(jìn)口原裝正品公司現(xiàn)貨庫(kù)存 |
詢價(jià) | ||
LATTICE/萊迪斯 |
1922+ |
BGA |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
LATTICE/萊迪斯 |
22+ |
BGA |
10000 |
代理原裝現(xiàn)貨價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
LATTICE |
2020+ |
FPBGA |
4500 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
BGA |
22+ |
ISSI |
30000 |
十七年VIP會(huì)員,誠(chéng)信經(jīng)營(yíng),一手貨源,原裝正品可零售! |
詢價(jià) | ||
LATTICE |
24+ |
BGA |
23000 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) |