首頁(yè)>LM3S817-IRN50-A1>規(guī)格書(shū)詳情
LM3S817-IRN50-A1中文資料etc未分類制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多- LM3S817-IRN25-A0
- LM3S817-IRN25-A1
- LM3S817-IRN20-A2T
- LM3S817-IRN25-A2T
- LM3S817-IRN20-A0
- LM3S817-IRN50-A0
- LM3S817-IRN50-A0T
- LM3S817-IRN25-A1T
- LM3S817-IRN25-B0T
- LM3S817-IRN20-A0T
- LM3S817-IRN20-A1T
- LM3S817-IQN50-A2T
- LM3S817-IRN20-B0T
- LM3S817-IRN25-A2
- LM3S817-IRN25-A0T
- LM3S817-IQN50-B0T
- LM3S817-IRN20-A2
- LM3S817-IQN50-A2
LM3S817-IRN50-A1規(guī)格書(shū)詳情
[LUMINARY MICRO]
Architectural Overview
The Luminary Micro Stellaris? family of microcontrollers—the first ARM? Cortex?-M3 based controllers—brings high-performance 32-bit computing to cost-sensitive embedded microcontroller applications. These pioneering parts deliver customers 32-bit performance at a cost equivalent to legacy 8- and 16-bit devices, all in a package with a small footprint.
Product Features
The LM3S817 microcontroller includes the following product features:
■ 32-Bit RISC Performance
– 32-bit ARM? Cortex?-M3 v7M architecture optimized for small-footprint embedded applications
– System timer (SysTick) provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism
– Thumb?-compatible Thumb-2-only instruction set processor core for high code density
– 50-MHz operation
– Hardware-division and single-cycle-multiplication
– Integrated Nested Vectored Interrupt Controller (NVIC) providing deterministic interrupt handling
– 26 interrupts with eight priority levels
– Memory protection unit (MPU) provides a privileged mode for protected operating system functionality
– Unaligned data access, enabling data to be efficiently packed into memory
– Atomic bit manipulation (bit-banding) delivers maximum memory utilization and streamlined peripheral control
■ Internal Memory
– 64-KB single-cycle flash
? User-managed flash block protection on a 2-KB block basis
? User-managed flash data programming
? User-defined and managed flash-protection block
– 8-KB single-cycle SRAM
■ General-Purpose Timers
– Three timers, each of which can be configured: as a single 32-bit timer, as two 16-bit timers, or to initiate an ADC event
– 32-bit Timer modes:
? Programmable one-shot timer
? Programmable periodic timer
? Real-Time Clock when using an external 32.768-KHz clock as the input
? User-enabled stalling in periodic and one-shot mode when the controller asserts the CPU Halt flag during debug
? ADC event trigger
– 16-bit Timer modes:
? General-purpose timer function with an 8-bit prescaler
? Programmable one-shot timer
? Programmable periodic timer
? User-enabled stalling when the controller asserts CPU Halt flag during debug
? ADC event trigger
– 16-bit Input Capture modes:
? Input edge count capture
? Input edge time capture
– 16-bit PWM mode:
? Simple PWM mode with software-programmable output inversion of the PWM signal
■ ARM FiRM-compliant Watchdog Timer
– 32-bit down counter with a programmable load register
– Separate watchdog clock with an enable
– Programmable interrupt generation logic with interrupt masking
– Lock register protection from runaway software
– Reset generation logic with an enable/disable
– User-enabled stalling when the controller asserts the CPU Halt flag during debug
■ Synchronous Serial Interface (SSI)
– Master or slave operation
– Programmable clock bit rate and prescale
– Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep
– Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces
– Programmable data frame size from 4 to 16 bits
– Internal loopback test mode for diagnostic/debug testing
■ UART
– Two fully programmable 16C550-type UARTs
– Separate 16x8 transmit (TX) and 16x12 receive (RX) FIFOs to reduce CPU interrupt service loading
– Programmable baud-rate generator with fractional divider
– Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface
– FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8
– Standard asynchronous communication bits for start, stop, and parity
– False-start-bit detection
– Line-break generation and detection
(Continue ...)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LuminaryMicr |
23+ |
LQFP48 |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
Texas Instruments |
24+ |
48-VFQFN 裸露焊盤(pán) |
9350 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢價(jià) | ||
TI |
24+ |
微控制器 |
2934 |
優(yōu)勢(shì)現(xiàn)貨 |
詢價(jià) | ||
TexasInstruments |
18+ |
ICARMCORTEXMCU64KB48VQFN |
6800 |
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢! |
詢價(jià) | ||
TI |
22+ |
48-LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
Texas Instruments |
2012+ |
LQFP100 |
2000 |
詢價(jià) | |||
TI/德州儀器 |
23+ |
48-VQFN(7x7) |
8355 |
只做原裝現(xiàn)貨/實(shí)單可談/支持含稅拆樣 |
詢價(jià) | ||
TI |
24+ |
48-VQFN(7x7) |
20000 |
絕對(duì)原裝現(xiàn)貨 |
詢價(jià) | ||
Texas Instruments |
21+ |
64-LQFP |
5680 |
100%進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢價(jià) | ||
TI |
2024+ |
LQFP-48 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) |