首頁>LMK3H0102RERT>規(guī)格書詳情
LMK3H0102RERT中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
LMK3H0102RERT |
功能描述 | LMK3H0102 Reference-Less 2-Differential or 5-Single-Ended Output PCIe Gen 1-6 Compliant Programmable BAW Clock Generator |
絲印標(biāo)識(shí) | |
封裝外殼 | TQFN |
文件大小 |
2.26335 Mbytes |
頁面數(shù)量 |
63 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-30 10:02:00 |
相關(guān)芯片規(guī)格書
更多LMK3H0102RERT規(guī)格書詳情
1 Features
? Integrated BAW resonator, no need for external
reference
? Flexible frequency generation:
– Two channel dividers: up to three unique output
frequencies from 2.5 MHz to 400 MHz
– LVCMOS outputs supported up to 200 MHz: 1.8
V, 2.5 V, or 3.3 V
– Combination of AC-LVDS, DC-LVDS, LP-HCSL,
and LVCMOS on OUT0 and OUT1 pins
– Additional LVCMOS output for generation of up
to 5 LVCMOS clocks
? Total output frequency stability: ±25 ppm
? 2 functional modes: I2C or preprogrammed OTP
– Fully configurable I2C address
? Ambient temperature: –40 °C to 85 °C
? PCIe Gen 1 to Gen 6 compliant: Common Clock
with or without SSC, SRNS, and SRIS
? Very low PCIe jitter
– PCIe Gen 3 Common Clock jitter: 140 fs
maximum (PCIe limit is 1 ps)
– PCIe Gen 4 Common Clock jitter: 140 fs
maximum (PCIe limit is 500 fs)
– PCIe Gen 5 Common Clock jitter: 45 fs
maximum (PCIe limit is 150 fs)
– PCIe Gen 6 Common Clock jitter: 45 fs
maximum (PCIe limit is 100 fs)
? Mixed SSC and non-SSC output modes
supported, all PCIe Gen 1 to Gen 6 compliant
– 2x SSC outputs, 2x non-SSC outputs, or 1x
SSC output and 1x non-SSC output
? Programmable SSC modulation depth
– Preprogrammed: –0.1%, –0.25%, –0.3%, and –
0.5% down spread
– Register programmable: –0.1% to –3% down
spread or ±0.05% to ±1.5% center spread
? VDD = VDDO = 1.8 V / 2.5 V / 3.3 V ± 5%
? As low as 60 mA current consumption when both
outputs are LP-HCSL
? Internal LDOs with –93.1 dBc PSNR at 500 kHz
switching noise for LP-HCSL outputs
? Start-up time: <5 ms
? Output-to-output skew: <50 ps
? Fail-safe input and VDD pins
2 Applications
? PCIe Gen 1 to Gen 6 clock generation
? Server Motherboard
? NIC, SmartNIC
? Hardware Accelerator
? PCIe SSD
? Add-In Card, PCIe Expansion Card
? Multifunction Printer
3 Description
The LMK3H0102 is a 2-output PCIe Gen 1 to
Gen 6 compliant reference-less clock generator
with Spread Spectrum Clocking (SSC) support.
The part is based on TI proprietary Bulk Acoustic
Wave (BAW) technology and provides ±25-ppm
clock outputs without any crystal or external clock
reference. The device can provide two SSC clocks,
two non-SSC clocks, or one SSC clock and one
non-SSC clock at the same time. The device
meets the full PCIe compliance from Gen 1 to
Gen 6, including Common Clock with or without
SSC, Separate Reference No Spread (SNRS), and
Separate Reference Independent Spread (SRIS).
The device can be easily configured through either
GPIO pins or I2C interface. An external DC/DC can
be used to power the device. Refer to Power Supply
Recommendations for detailed guidelines on power
supply filtering and sourcing from DC/DC.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TAIYO |
24+ |
SMD1812 |
64580 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
TAIYOYUDEN |
24+ |
108000 |
詢價(jià) | ||||
TAIYO/太誘 |
23+ |
SMD |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
TAIYO/太誘 |
23+ |
13000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | |||
TAIYO/太誘 |
15+Rohs |
SMD |
69700 |
一級(jí)質(zhì)量保證長期穩(wěn)定提供貨優(yōu)價(jià)美 |
詢價(jià) | ||
TAIYO |
2020+ |
SMD |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
TA |
100000 |
全新原裝現(xiàn)貨 樣品可售 |
詢價(jià) | ||||
TAIYO |
23+ |
SMD被動(dòng)器件正邁科技 |
99050 |
電容電阻被動(dòng)器件電感磁珠系列樣品可出支持批量QQ |
詢價(jià) | ||
PAN |
2020+ |
SMD |
4500 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
TI |
24+ |
16-TFQFN |
6795 |
專注TI原裝正品代理分銷,認(rèn)準(zhǔn)水星電子 |
詢價(jià) |