首頁(yè)>LMX1860PAP/EM>規(guī)格書詳情
LMX1860PAP/EM中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書
![LMX1860PAP/EM](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
LMX1860PAP/EM |
功能描述 | LMX1860-SEP Low-Noise, High-Frequency JESD204B/C Buffer, Multiplier and Divider |
絲印標(biāo)識(shí) | |
封裝外殼 | HTQFP |
文件大小 |
2.98315 Mbytes |
頁(yè)面數(shù)量 |
64 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-9 13:30:00 |
LMX1860PAP/EM規(guī)格書詳情
1 Features
? VID #V62/24630
– Total ionizing dose 30krad (ELDRS-free)
– Single event latch-up (SEL) immune up to
43MeV - cm2 /mg
– Single event functional interrupt (SEFI) immune
up to 43MeV - cm2 /mg
? Clock buffer for 300MHz to 15GHz frequency
? Ultra-Low Noise
– Noise floor of –159dBc/Hz at 6GHz output
– 36-fs additive jitter (100Hz to fCLK) at 6GHz
output
– 5fs additive jitter (100Hz - 100MHz)
? 4 high-frequency clocks with corresponding
SYSREF outputs
– Shared divide by 1 (Buffer), 2, 3, 4, 5, 6, 7, and
8
– Shared programmable multiplier x2, x3, and x4
? Support pin mode options to configure the device
without SPI
? LOGICLK output with corresponding SYSREF
output
– On separate divide bank
– 1, 2, 4 pre-divider
– 1 (bypass), 2, …, 1023 post divider
? 8 programmable output power levels
? Synchronized SYSREF clock outputs
– 508 delay step adjustments of less than 2.5ps
each at 12.8GHz
– Generator and repeater modes
– Windowing feature for SYSREFREQ pins to
optimize timing
? SYNC feature to all divides and multiple devices
? 2.5V operating voltage
? –55oC to 125oC operating temperature
? High Reliability
– Controlled Baseline
– One Assembly/Test Site
– One Fabrication Site
– Extended Product Life Cycle
– Product Traceability
2 Applications
? Radar imaging payload
? Communications payloads
? Command and data handling
? Data converter clocking
? Clock distribution/multiplication/division
3 Description
The LMX1860-SEP is an buffer, divider and multiplier
that features high frequency, ultra-low jitter, and
SYSREF outputs. This device combined with an ultralow
noise reference clock source is an exemplary
design for clocking data converters, especially when
sampling above 3GHz. Each of the 4 high frequency
clock outputs and additional LOGICLK output is
paired with a SYSREF output clock signal. The
SYSREF signal for JESD interfaces can either be
internally generated or passed in as an input and
re-clocked to the device clocks. This device can
distribute the multichannel, low skew, ultra-low noise
local oscillator signals to multiple mixers by disabling
the SYSREF outputs.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NSC |
20+ |
SOP |
2960 |
誠(chéng)信交易大量庫(kù)存現(xiàn)貨 |
詢價(jià) | ||
NSC |
2023+ |
SOP |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | ||
NSC |
24+ |
9990 |
詢價(jià) | ||||
NS/國(guó)半 |
22+ |
SOP16 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
NSC |
24+ |
SOP |
65200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
NS |
23+ |
SOP |
298 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
NSC/國(guó)半 |
22+ |
SOP |
19789 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
NS |
23+ |
SOP3.9 |
13000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
NS/國(guó)半 |
24+ |
SOP-16 |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
NSC |
22+ |
SOP16 |
1500 |
大量原裝現(xiàn)貨,特價(jià)甩賣! |
詢價(jià) |