首頁(yè)>LPC2458FET180>規(guī)格書詳情

LPC2458FET180中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

LPC2458FET180
廠商型號(hào)

LPC2458FET180

功能描述

Single-chip 16-bit/32-bit micro; 512 kB flash, Ethernet, CAN, ISP/IAP, USB 2.0 device/host/OTG, external memory interface

文件大小

2.06153 Mbytes

頁(yè)面數(shù)量

81 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

nxp恩智浦

中文名稱

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-29 17:30:00

LPC2458FET180規(guī)格書詳情

General description

NXP Semiconductors designed the LPC2458 microcontroller around a 16-bit/32-bit

ARM7TDMI-S CPU core with real-time debug interfaces that include both JTAG and

embedded trace. The LPC2458 has 512 kB of on-chip high-speed flash memory. This

flash memory includes a special 128-bit wide memory interface and accelerator

architecture that enables the CPU to execute sequential instructions from flash memory at

the maximum 72 MHz system clock rate. This feature is available only on the LPC2000

ARM microcontroller family of products. The LPC2458 can execute both 32-bit ARM and

16-bit Thumb instructions. Support for the two instruction sets means engineers can

choose to optimize their application for either performance or code size at the sub-routine

level. When the core executes instructions in Thumb state it can reduce code size by

more than 30 with only a small loss in performance while executing instructions in ARM

state maximizes core performance.

The LPC2458 microcontroller is ideal for multi-purpose communication applications. It

incorporates a 10/100 Ethernet Media Access Controller (MAC), a USB full-speed

Device/Host/OTG Controller with 4 kB of endpoint RAM, four UARTs, two Controller Area

Network (CAN) channels, an SPI interface, two Synchronous Serial Ports (SSP), three I2C

interfaces, and an I2S interface. Supporting this collection of serial communications

interfaces are the following feature components; an on-chip 4 MHz internal precision

oscillator, 98 kB of total RAM consisting of 64 kB of local SRAM, 16 kB SRAM for

Ethernet, 16 kB SRAM for general purpose DMA, 2 kB of battery powered SRAM, and an

External Memory Controller (EMC). These features make this device optimally suited for

communication gateways and protocol converters. Complementing the many serial

communication controllers, versatile clocking capabilities, and memory features are

various 32-bit timers, an improved 10-bit ADC, 10-bit DAC, two PWM units, four external

interrupt pins, and up to 136 fast GPIO lines. The LPC2458 connects 64 of the GPIO pins

to the hardware based Vector Interrupt Controller (VIC) that means these external inputs

can generate edge-triggered interrupts. All of these features make the LPC2458

particularly suitable for industrial control and medical systems.

Features and benefits

? ARM7TDMI-S processor, running at up to 72 MHz.

? 512 kB on-chip flash program memory with In-System Programming (ISP) and

In-Application Programming (IAP) capabilities. Flash program memory is on the ARM

local bus for high performance CPU access.

? 98 kB on-chip SRAM includes:

? 64 kB of SRAM on the ARM local bus for high performance CPU access.

? 16 kB SRAM for Ethernet interface. Can also be used as general purpose SRAM.

? 16 kB SRAM for general purpose DMA use also accessible by the USB.

? 2 kB SRAM data storage powered from the Real-Time Clock (RTC) power domain.

? Dual Advanced High-performance Bus (AHB) system allows simultaneous Ethernet

DMA, USB DMA, and program execution from on-chip flash with no contention.

? EMC provides support for asynchronous static memory devices such as RAM, ROM

and flash, as well as dynamic memories such as Single Data Rate SDRAM.

? Advanced Vectored Interrupt Controller (VIC), supporting up to 32 vectored interrupts.

? General Purpose DMA controller (GPDMA) on AHB that can be used with the SSP,

I2S, and SD/MM interface as well as for memory-to-memory transfers.

? Serial Interfaces:

? Ethernet MAC with MII/RMII interface and associated DMA controller. These

functions reside on an independent AHB.

? USB 2.0 full-speed dual port Device/Host/OTG Controller with on-chip PHY and

associated DMA controller.

? Four UARTs with fractional baud rate generation, one with modem control I/O, one

with IrDA support, all with FIFO.

? CAN controller with two channels.

? SPI controller.

? Two SSP controllers, with FIFO and multi-protocol capabilities. One is an alternate

for the SPI port, sharing its interrupt. SSPs can be used with the GPDMA controller.

? Three I2C-bus interfaces (one with open-drain and two with standard port pins).

? I2S (Inter-IC Sound) interface for digital audio input or output. It can be used with

the GPDMA.

? Other peripherals:

? SD/MMC memory card interface.

? 136 General purpose I/O pins with configurable pull-up/down resistors.

? 10-bit ADC with input multiplexing among 8 pins.

? 10-bit DAC.

? Four general purpose timers/counters with 8 capture inputs and 10 compare

outputs. Each timer block has an external count input.

? Two PWM/timer blocks with support for three-phase motor control. Each PWM has

an external count inputs.

? RTC with separate power domain, clock source can be the RTC oscillator or the

APB clock.

? 2 kB SRAM powered from the RTC power pin, allowing data to be stored when the

rest of the chip is powered off.

? WatchDog Timer (WDT). The WDT can be clocked from the internal RC oscillator,

the RTC oscillator, or the APB clock.

? Standard ARM test/debug interface for compatibility with existing tools.

? Emulation trace module supports real-time trace.

? Single 3.3 V power supply (3.0 V to 3.6 V).

? Four reduced power modes: idle, sleep, power-down, and deep power-down.

? Four external interrupt inputs configurable as edge/level sensitive. All pins on port 0

and port 2 can be used as edge sensitive interrupt sources.

? Processor wake-up from Power-down mode via any interrupt able to operate during

Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet

wake-up interrupt, CAN bus activity, port 0/2 pin interrupt).

? Two independent power domains allow fine tuning of power consumption based on

needed features.

? Each peripheral has its own clock divider for further power saving. These dividers help

reduce active power by 20 to 30 .

? Brownout detect with separate thresholds for interrupt and forced reset.

? On-chip power-on reset.

? On-chip crystal oscillator with an operating range of 1 MHz to 25 MHz.

? 4 MHz internal RC oscillator trimmed to 1 accuracy that can optionally be used as

the system clock. When used as the CPU clock, does not allow CAN and USB to run.

? On-chip PLL allows CPU operation up to the maximum CPU rate without the need for

a high frequency crystal. May be run from the main oscillator, the internal RC oscillator,

or the RTC oscillator.

? Boundary scan for simplified board testing.

? Versatile pin function selections allow more possibilities for using on-chip peripheral

functions.

產(chǎn)品屬性

  • 型號(hào):

    LPC2458FET180

  • 制造商:

    PHILIPS

  • 制造商全稱:

    NXP Semiconductors

  • 功能描述:

    Single-chip 16-bit/32-bit micro; 512 kB flash, Ethernet, CAN, ISP/IAP, USB 2.0 device/host/OTG, external memory interface

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP/恩智浦
2008
478
原裝現(xiàn)貨支持BOM配單服務(wù)
詢價(jià)
NXP恩智浦
24+
180-TFBGA
13500
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價(jià)
NXP(恩智浦)
23+
TFBGA180
11505
正規(guī)渠道,免費(fèi)送樣。支持賬期,BOM一站式配齊
詢價(jià)
NXP
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì).
詢價(jià)
NXP/恩智浦
21+
BGA
5000
全新原裝現(xiàn)貨 價(jià)格優(yōu)勢(shì)
詢價(jià)
NXP
22+
BGA
3000
原裝正品,支持實(shí)單
詢價(jià)
PHI
23+
BGA
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售!
詢價(jià)
NXP/恩智浦
23+
BGA-180
6000
正規(guī)渠道,只有原裝!
詢價(jià)
PHI
24+
TFBGA180
3500
只做原裝正品!現(xiàn)貨庫(kù)存!公司可開16點(diǎn)增值稅發(fā)票!
詢價(jià)
NXP
24+
TFBGA180
189
只做原裝 有掛有貨 假一賠十
詢價(jià)