首頁>M13S64164A-5BG>規(guī)格書詳情
M13S64164A-5BG中文資料晶豪科技數(shù)據(jù)手冊PDF規(guī)格書
M13S64164A-5BG規(guī)格書詳情
Features
? JEDEC Standard
? Internal pipelined double-data-rate architecture, two data access per clock cycle
? Bi-directional data strobe (DQS)
? On-chip DLL
? Differential clock inputs (CLK and CLK )
? DLL aligns DQ and DQS transition with CLK transition
? Quad bank operation
? CAS Latency : 2, 2.5, 3
? Burst Type : Sequential and Interleave
? Burst Length : 2, 4, 8
? All inputs except data & DM are sampled at the rising edge of the system clock(CLK)
? Data I/O transitions on both edges of data strobe (DQS)
? DQS is edge-aligned with data for reads; center-aligned with data for WRITE
? Data mask (DM) for write masking only
? For 2.5V parts, VDD = 2.3V ~ 2.7V, VDDQ = 2.3V ~ 2.7V
? Auto & Self refresh
? 64ms refresh period, 4K cycle
? SSTL-2 I/O interface
? 66pin TSOPII and 60 ball BGA package
產(chǎn)品屬性
- 型號:
M13S64164A-5BG
- 制造商:
ESMT
- 制造商全稱:
Elite Semiconductor Memory Technology Inc.
- 功能描述:
1M x 16 Bit x 4 Banks Double Data Rate SDRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ESMT |
ROHS+ Original 元件 FLAH |
原封 原廠 |
32580 |
ESMT半導(dǎo)體 元件 IC電子元件更多數(shù)量咨詢 |
詢價 | ||
ESMT |
2023+ |
TSSOP |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
ESMT |
23+ |
TSOP-64 |
10000 |
原裝正品現(xiàn)貨 |
詢價 | ||
ESMT |
23+ |
TSSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
ESMT |
22+ |
TSSOP |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實(shí)單! |
詢價 | ||
ESMT |
24+ |
TSOP-66 |
80000 |
原裝現(xiàn)貨 |
詢價 | ||
ESMT |
23+ |
TSOP48 |
520 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
ESMT |
1948+ |
SOP |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
ESMT |
2020+ |
TSSOP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
ESMT |
23+ |
TSOP |
7515 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 |