首頁(yè)>M2S56D20AKT-10>規(guī)格書(shū)詳情

M2S56D20AKT-10中文資料三菱電機(jī)數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

M2S56D20AKT-10
廠商型號(hào)

M2S56D20AKT-10

功能描述

256M Double Data Rate Synchronous DRAM

文件大小

824.58 Kbytes

頁(yè)面數(shù)量

37 頁(yè)

生產(chǎn)廠商 Mitsubishi Electric Semiconductor
企業(yè)簡(jiǎn)稱(chēng)

Mitsubishi三菱電機(jī)

中文名稱(chēng)

三菱電機(jī)半導(dǎo)體(Mitsubishi Electric Semiconductor)官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-10-27 22:59:00

M2S56D20AKT-10規(guī)格書(shū)詳情

DESCRIPTION

M2S56D20AKT is a 4-bank x 16,777,216-word x 4-bit,

M2S56D30AKT is a 4-bank x 8,388,608-word x 8-bit,

M2S56D40AKT is a 4-bank x 4,194,304-word x 16-bit,

double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobe, and output data and data strobe are referenced on both edges of CLK. The M2S56D20/30/40AKT achieves very high speed data rate up to 133MHz, and are suitable for main memory in computer systems.

FEATURES

- Vdd=Vddq=2.5V+0.2V

- Double data rate architecture; two data transfers per clock cycle

- Bidirectional, data strobe (DQS) is transmitted/received with data

- Differential clock inputs (CLK and /CLK)

- DLL aligns DQ and DQS transitions with CLK transitions edges of DQS

- Commands entered on each positive CLK edge;

- data and data mask referenced to both edges of DQS

- 4 bank operation controlled by BA0, BA1 (Bank Address)

- /CAS latency- 2.0/2.5 (programmable)

- Burst length- 2/4/8 (programmable)

- Burst type- sequential / interleave (programmable)

- Auto precharge / All bank precharge controlled by A10

- 8192 refresh cycles /64ms (4 banks concurrent refresh)

- Auto refresh and Self refresh

- Row address A0-12 / Column address A0-9,11(x4)/ A0-9(x8)/ A0-8(x16)

- SSTL_2 Interface

- 400-mil, 66-pin Thin Small Outline Package (TSOP II)

- JEDEC standard

產(chǎn)品屬性

  • 型號(hào):

    M2S56D20AKT-10

  • 制造商:

    MITSUBISHI

  • 制造商全稱(chēng):

    Mitsubishi Electric Semiconductor

  • 功能描述:

    256M Double Data Rate Synchronous DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
MIT
23+
NA/
605
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
MIT
21+
TSOP
5000
原裝現(xiàn)貨/假一賠十/支持第三方檢驗(yàn)
詢價(jià)
A
23+
TSOP
13000
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢價(jià)
MIT
23+
TSOP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
MIT
2022
TSOP
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價(jià)
MITSUBISHI
23+
NA
25060
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢價(jià)