首頁>MBM29F400TC-55>規(guī)格書詳情
MBM29F400TC-55中文資料飛索數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- MBM29F400BC-70PFTN
- MBM29F400BC-70
- MBM29F400BC-70PF
- MBM29F400BC-55PFTN
- MBM29F400BC-90PFTR
- MBM29F400TC
- MBM29F400BC-90PFTN
- MBM29F400BC-70PFTR
- MBM29F400BC-90PF
- MBM29F400BC-90
- MBM29F400TC
- MBM29F400BC-55PFTR
- MBM29F400BC-70PF
- MBM29F400BC-90PFTN
- MBM29F400BC-70PFTR
- MBM29F400BC-90
- MBM29F400BC-55PFTN
- MBM29F400BC-70PFTN
MBM29F400TC-55規(guī)格書詳情
■ DESCRIPTION
The MBM29F400TC/BC is a 4M-bit, 5.0 V-only Flash memory organized as 512K bytes of 8 bits each or 256K words of 16 bits each. The MBM29F400TC/BC is offered in a 48-pin TSOP and 44-pin SOP packages. This device is designed to be programmed in-system with the standard system 5.0 V VCC supply. 12.0 V VPP is not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers. The standard MBM29F400TC/BC offers access times 55 ns and 90 ns allowing operation of high-speed microproces sors without wait states. To eliminate bus contention the device has separate chip enable (CE), write enable (WE), and output enable (OE) controls.
The MBM29F400TC/BC is pin and command set compatible with JEDEC standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from12.0 V Flash or EPROM devices.
■ FEATURES
? Single 5.0 V read, write, and erase
Minimizes system level power requirements
? Compatible with JEDEC-standard commands
Uses same software commands as E2PROMs
? Compatible with JEDEC-standard world-wide pinouts
48-pin TSOP (Package suffix: PFTN – Normal Bend Type, PFTR – Reversed Bend Type)
44-pin SOP (Package suffix: PF)
? Minimum 100,000 write/erase cycles
? High performance
55 ns maximum access time
? Sector erase architecture
One 16K byte, two 8K bytes, one 32K byte, and seven 64K bytes.
Any combination of sectors can be concurrently erased. Also supports full chip erase.
? Boot Code Sector Architecture
T = Top sector
B = Bottom sector
? Embedded EraseTM* Algorithms
Automatically pre-programs and erases the chip or any sector
? Embedded ProgramTM* Algorithms
Automatically writes and verifies data at specified address
? Data Polling and Toggle Bit feature for detection of program or erase cycle completion
? Ready/Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
? Low Vcc write inhibit ≤ 3.2 V
? Erase Suspend/Resume
Suspends the erase operation to allow a read in another sector within the same device
? Hardware RESET pin Resets internal state machine to the read mode
? Sector protection
Hardware method disables any combination of sectors from write or erase operations
? Temporary sector unprotection Temporary sector unprotection via the RESET pin.
*: Embedded EraseTM and Embedded ProgramTM are trademarks of Advanced Micro Devices, Inc.
產(chǎn)品屬性
- 型號:
MBM29F400TC-55
- 制造商:
FUJITSU
- 制造商全稱:
Fujitsu Component Limited.
- 功能描述:
4M(512K X 8/256K X 16) BIT
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FUJI/富士電機(jī) |
23+ |
NA/ |
3390 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
FUJI/富士電機(jī) |
2022 |
SOP48 |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價 | ||
FUJITSU |
SOP |
699839 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
FUJITSU |
23+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
FUJ |
23+ |
589610 |
新到現(xiàn)貨 原廠一手貨源 價格秒殺代理! |
詢價 | |||
MBM29F400TC-70PF |
21 |
21 |
詢價 | ||||
FUJITSU |
2022 |
TSSOP |
8800 |
原廠原裝正品,價格超越代理 |
詢價 | ||
FUJITSU |
24+ |
TSOP |
2664 |
詢價 | |||
FUJITSU/富士通 |
23+ |
TSOP48 |
10000 |
公司只做原裝正品 |
詢價 | ||
FUJITSU |
22+ |
SOP |
28600 |
只做原裝正品現(xiàn)貨假一賠十一級代理 |
詢價 |