首頁(yè)>MC56F8023VLC>規(guī)格書(shū)詳情

MC56F8023VLC中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

MC56F8023VLC
廠商型號(hào)

MC56F8023VLC

功能描述

16-bit Digital Signal Controllers

文件大小

2.12337 Mbytes

頁(yè)面數(shù)量

157 頁(yè)

生產(chǎn)廠商 Freescale Semiconductor, Inc
企業(yè)簡(jiǎn)稱(chēng)

freescale飛思卡爾

中文名稱(chēng)

飛思卡爾半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-28 11:51:00

人工找貨

MC56F8023VLC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

MC56F8023VLC規(guī)格書(shū)詳情

56F8033/56F8023 Description

The 56F8033/56F8023 is a member of the 56800E core-based family of Digital Signal Controllers (DSCs). It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the 56F8033/56F8023 is well-suited for many applications. The 56F8033/56F8023 includes many peripherals that are especially useful for industrial control, motion control, home appliances, general-purpose inverters, smart sensors, fire and security systems, switched-mode power supply, power management, and medical monitoring applications.

The 56800E core is based on a dual Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The MCU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C compilers to enable rapid development of optimized control applications.

56F8033/56F8023 General Description

? Up to 32 MIPS at 32MHz core frequency

? DSP and MCU functionality in a unified, C-efficient architecture

? 56F8033 offers 64KB (32K x 16) Program Flash

? 56F8023 offers 32KB (16K x 16) Program Flash

? 56F8033 offers 8KB (4K x 16) Unified Data/Program RAM

? 56F8023 offers 4KB (2K x 16) Unified Data/Program RAM

? One 6-channel PWM module

? Two 3-channel 12-bit Analog-to-Digital Converters (ADCs)

? Two Internal 12-bit Digital-to-Analog Converters (DACs)

? Two Analog Comparators

? One Programmable Interval Timer (PIT)

? One Queued Serial Communication Interface (QSCI) with LIN slave functionality

? One Queued Serial Peripheral Interfaces (QSPI)

? One 16-bit Quad Timer

? One Inter-Integrated Circuit (I2C) port

? Computer Operating Properly (COP)/Watchdog

? On-Chip Relaxation Oscillator

? Integrated Power-On Reset (POR) and Low-Voltage Interrupt (LVI) Module

? JTAG/Enhanced On-Chip Emulation (OnCE?) for unobtrusive, real-time debugging

? Up to 26 GPIO lines

? 32-pin LQFP Package

56F8033/56F8023 Features

Digital Signal Controller Core

? Efficient 16-bit 56800E family Digital Signal Controller (DSC) engine with dual Harvard architecture

? As many as 32 Million Instructions Per Second (MIPS) at 32MHz core frequency

? Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)

? Four 36-bit accumulators, including extension bits

? 32-bit arithmetic and logic multi-bit shifter

? Parallel instruction set with unique DSP addressing modes

? Hardware DO and REP loops

? Three internal address buses

? Four internal data buses

? Instruction set supports both DSP and controller functions

? Controller-style addressing modes and instructions for compact code

? Efficient C compiler and local variable support

? Software subroutine and interrupt stack with depth limited only by memory

? JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, processor speed-independent, real-time debugging

Memory

? Dual Harvard architecture permits as many as three simultaneous accesses to program and data memory

? Flash security and protection that prevent unauthorized users from gaining access to the internal Flash

? On-chip memory— Master and slave modes

— Four-words-deep FIFOs available on both transmitter and receiver

— Programmable Length Transactions (2 to 16 bits)

? One Inter-Integrated Circuit (I2C) port

— Operates up to 400kbps

— Supports both master and slave operation

— Supports both 10-bit address mode and broadcasting mode

? One 16-bit Programmable Interval Timer (PIT)

? Two analog Comparators (CMPs)

— Selectable input source includes external pins, DACs

— Programmable output polarity

— Output can drive Timer input, PWM fault input, PWM source, external pin output and trigger ADCs

— Output falling and rising edge detection able to generate interrupts

? Computer Operating Properly (COP)/Watchdog timer capable of selecting different clock sources

? Up to 26 General-Purpose I/O (GPIO) pins with 5V tolerance

? Integrated Power-On Reset and Low-Voltage Interrupt Module

? Phase Lock Loop (PLL) provides a high-speed clock to the core and peripherals

? Clock sources:

— On-chip relaxation oscillator

— External clock: Crystal oscillator, ceramic resonator, and external clock source

? JTAG/EOnCE debug programming interface for real-time debugging

1.1.5 Energy Information

? Fabricated in high-density CMOS with 5V tolerance

? On-chip regulators for digital and analog circuitry to lower cost and reduce noise

? Wait and Stop modes available

? ADC smart power management

? Each peripheral can be individually disabled to save power

— 64KB of Program Flash (56F80233 device)

32KB of Program Flash (56F8023 device)

— 8KB of Unified Data/Program RAM (56F8033 device)

4KB of Unified Data/Program RAM (56F8023 device)

? EEPROM emulation capability using Flash

Peripheral Circuits for 56F8033/56F8023

? One multi-function six-output Pulse Width Modulator (PWM) module

— Up to 96MHz PWM operating clock

— 15 bits of resolution

— Center-aligned and edge-aligned PWM signal mode

— Four programmable fault inputs with programmable digital filter

— Double-buffered PWM registers

— Each complementary PWM signal pair allows selection of a PWM supply source from:

– PWM generator

– External GPIO

– Internal timers

– Analog comparator outputs

– ADC conversion result which compares with values of ADC high- and low-limit registers to set PWM output

? Two independent 12-bit Analog-to-Digital Converters (ADCs)

— 2 x 3 channel inputs

— Supports both simultaneous and sequential conversions

— ADC conversions can be synchronized by both PWM and timer modules

— Sampling rate up to 2.67MSPS

— 16-word result buffer registers

? Two internal 12-bit Digital-to-Analog Converters (DACs)

— 2 μs settling time when output swing from rail to rail

— Automatic waveform generation generates square, triangle and sawtooth waveforms with programmable period, update rate, and range

? One 16-bit multi-purpose Quad Timer module (TMR)

— Up to 96MHz operating clock

— Eight independent 16-bit counter/timers with cascading capability

— Each timer has capture and compare capability

— Up to 12 operating modes

? One Queued Serial Communication Interface (QSCI) with LIN Slave functionality

— Full-duplex or single-wire operation

— Two receiver wake-up methods:

– Idle line

– Address mark

— Four-bytes-deep FIFOs are available on both transmitter and receiver

? One Queued Serial Peripheral Interfaces (QSPI)

— Full-duplex operation

— Master and slave modes

— Four-words-deep FIFOs available on both transmitter and receiver

— Programmable Length Transactions (2 to 16 bits)

? One Inter-Integrated Circuit (I2C) port

— Operates up to 400kbps

— Supports both master and slave operation

— Supports both 10-bit address mode and broadcasting mode

? One 16-bit Programmable Interval Timer (PIT)

? Two analog Comparators (CMPs)

— Selectable input source includes external pins, DACs

— Programmable output polarity

— Output can drive Timer input, PWM fault input, PWM source, external pin output and trigger ADCs

— Output falling and rising edge detection able to generate interrupts

? Computer Operating Properly (COP)/Watchdog timer capable of selecting different clock sources

? Up to 26 General-Purpose I/O (GPIO) pins with 5V tolerance

? Integrated Power-On Reset and Low-Voltage Interrupt Module

? Phase Lock Loop (PLL) provides a high-speed clock to the core and peripherals

? Clock sources:

— On-chip relaxation oscillator

— External clock: Crystal oscillator, ceramic resonator, and external clock source

? JTAG/EOnCE debug programming interface for real-time debugging

Energy Information

? Fabricated in high-density CMOS with 5V tolerance

? On-chip regulators for digital and analog circuitry to lower cost and reduce noise

? Wait and Stop modes available

? ADC smart power management

? Each peripheral can be individually disabled to save power

產(chǎn)品屬性

  • 型號(hào):

    MC56F8023VLC

  • 功能描述:

    數(shù)字信號(hào)處理器和控制器 - DSP, DSC 16 BIT DSPHC

  • RoHS:

  • 制造商:

    Microchip Technology

  • 核心:

    dsPIC

  • 數(shù)據(jù)總線寬度:

    16 bit

  • 程序存儲(chǔ)器大?。?/span>

    16 KB 數(shù)據(jù) RAM

  • 大小:

    2 KB

  • 最大時(shí)鐘頻率:

    40 MHz

  • 可編程輸入/輸出端數(shù)量:

    35

  • 定時(shí)器數(shù)量:

    3

  • 設(shè)備每秒兆指令數(shù):

    50 MIPs

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 85 C

  • 封裝/箱體:

    TQFP-44

  • 安裝風(fēng)格:

    SMD/SMT

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP
24+
QFP32
39500
進(jìn)口原裝現(xiàn)貨 支持實(shí)單價(jià)優(yōu)
詢(xún)價(jià)
NXP/恩智浦
23+
LQFP32
12800
強(qiáng)勢(shì)渠道訂貨 7-10天
詢(xún)價(jià)
FREESCALE
23+
QFP
2000
全新原裝深圳倉(cāng)庫(kù)現(xiàn)貨有單必成
詢(xún)價(jià)
FREESCALE
23+
QFP
13000
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢(xún)價(jià)
NXP/恩智浦
24+
32-LQFP
25000
微控制器-MCU單片機(jī)中天科工-原裝正品求真務(wù)實(shí)
詢(xún)價(jià)
NXP/恩智浦
2020/免費(fèi)發(fā)樣
LQFP32
30000
深圳原裝現(xiàn)貨假一賠十當(dāng)天發(fā)貨
詢(xún)價(jià)
NXP
21+
32LQFP
13880
公司只售原裝,支持實(shí)單
詢(xún)價(jià)
NXP
24+
QFP48
18000
原裝正品 有掛有貨 假一賠十
詢(xún)價(jià)
FREESCALE
23+
NA
19960
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢(xún)價(jià)
FREESCALE
22+
qfp32
16520
只做原裝現(xiàn)貨熱賣(mài)可出樣品
詢(xún)價(jià)