首頁(yè)>MC68HC912DG128P>規(guī)格書詳情
MC68HC912DG128P中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
MC68HC912DG128P規(guī)格書詳情
Features
? 16-bit CPU12
– Upward compatible with M68HC11 instruction set
– Interrupt stacking and programmer’s model identical to
M68HC11
– 20-bit ALU
– Instruction queue
– Enhanced indexed addressing
? Multiplexed bus
– Single chip or expanded
– 16 address/16 data wide or 16 address/8 data narrow modes
? Memory
– 128K byte flash EEPROM, made of four 32K byte modules
with 8K bytes protected BOOT section in each module
– 2K byte EEPROM
– 8K byte RAM with Vstby, made of two 4K byte modules.
? Two Analog-to-digital converters
– 2 times 8-channels, 10-bit resolution
? Three 1M bit per second, CAN 2.0 A, B software compatible
modules on the MC68HC912DT128A (two on the
MC68HC912DG128A)
– Two receive and three transmit buffers per CAN
– Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or
8 x 8 bit
– Four separate interrupt channels for Rx, Tx, error and wake-up
per CAN
– Low-pass filter wake-up function
– Loop-back for self test operation
– Programmable link to a timer input capture channel, for timestamping
and network synchronization.
? Enhanced capture timer (ECT)
– 16-bit main counter with 7-bit prescaler
– 8 programmable input capture or output compare channels; 4
of the 8 input captures with buffer
– Input capture filters and buffers, three successive captures on
four channels, or two captures on four channels with a
capture/compare selectable on the remaining four
– Four 8-bit or two 16-bit pulse accumulators
– 16-bit modulus down-counter with 4-bit prescaler
– Four user-selectable delay counters for signal filtering
? 4 PWM channels with programmable period and duty cycle
– 8-bit 4-channel or 16-bit 2-channel
– Separate control for each pulse width and duty cycle
– Center- or left-aligned outputs
– Programmable clock select logic with a wide range of
frequencies
? Serial interfaces
– Two asynchronous serial communications interfaces (SCI)
– Inter IC bus interface (I2C)
– Synchronous serial peripheral interface (SPI)
? LIM (lite integration module)
– WCR (windowed COP watchdog, real time interrupt, clock
monitor)
– ROC (reset and clocks)
– MEBI (multiplexed external bus interface)
– MMI (memory map and interface)
– INT (interrupt control)
– BKP (breakpoints)
– BDM (background debug mode)
? Two 8-bit ports with key wake-up interrupt
? Clock generation
– Phase-locked loop clock frequency multiplier
– Limp home mode in absence of external clock
– Slow mode divider
– Low power 0.5 to 16 MHz crystal oscillator reference clock
– Option of a Pierce or Colpitts oscillator
? 112-Pin TQFP package
– Up to 67 general-purpose I/O lines on the
MC68HC912DT128A (up to 69 on the MC68HC912DG128A),
plus up to 18 input-only lines
– 5.0V operation at 8 MHz
? Development support
– Single-wire background debug? mode (BDM)
– On-chip hardware breakpoints
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOTOROLA(摩托羅拉) |
23+ |
6000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | |||
MOTOROLA/摩托羅拉 |
18+ |
QFP80 |
33256 |
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票 |
詢價(jià) | ||
NXP |
21+ |
80QFP |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
NXP |
21+ |
80QFP |
610880 |
本公司只售原裝 支持實(shí)單 |
詢價(jià) | ||
MOTOROLA |
2221+ |
QFP80 |
4882 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | ||
MOTOROLA |
QFP |
699839 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) | |||
Motorola Solutions, Inc |
21+ |
QFP80 |
4550 |
全新原裝現(xiàn)貨 |
詢價(jià) | ||
MOTOROLA |
22+23+ |
QFP80 |
8000 |
新到現(xiàn)貨,只做原裝進(jìn)口 |
詢價(jià) | ||
NXP USA Inc. |
21+ |
- |
5680 |
100%進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢價(jià) | ||
MOTOROLA |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) |