MC88920DW中文資料Motorola數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
MC88920DW |
參數(shù)屬性 | MC88920DW 封裝/外殼為20-SOIC(0.295",7.50mm 寬);包裝為托盤;類別為集成電路(IC) > 應(yīng)用特定時(shí)鐘/定時(shí);產(chǎn)品描述:IC CLK BUF CISC 50MHZ 1CIRC |
功能描述 | LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature |
文件大小 |
116.74 Kbytes |
頁面數(shù)量 |
10 頁 |
生產(chǎn)廠商 | Motorola, Inc |
企業(yè)簡稱 |
Motorola |
中文名稱 | Motorola, Inc官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2024-11-17 8:22:00 |
MC88920DW規(guī)格書詳情
Low Skew CMOS PLL Clock Driver With Power–Down/Power–Up Feature
The MC88920 Clock Driver utilizes phase–locked loop technology to lock its low skew outputs’ frequency and phase onto an input reference clock. It is designed to provide clock distribution for CISC microprocessor or single processor RISC systems. The RST_IN/RST_OUT(LOCK) pins provide a processor reset function designed specifically for the MC68/EC/LC030/040 microprocessor family.
The PLL allows the the high current, low skew outputs to lock onto a single clock input and distribute it with essentially zero delay to multiple locations on a board. The PLL also allows the MC88920 to multiply a low frequency input clock and distribute it locally at a higher (2X) system frequency.
? 2X_Q Output Meets All Requirements of the 20 and 25MHz 68040 Microprocessor PCLK Input Specifications
? Three Outputs (Q0–Q2) With Output–Output Skew <500ps and Six Outputs Total (Q0–Q2, Q3, 2X_Q,) With <1ns Skew Each Being Phase and Frequency Locked to the SYNC Input
? The Phase Variation From Part–to–Part Between SYNC and the ‘Q’ Outputs Is Less Than 600ps (Derived From the TPD Specification, Which Defines the Part–to–Part Skew)
? SYNC Input Frequency Range From 5MHZ to 2X_Q FMax/4
? Additional Outputs Available at 2X and ÷2 the System ‘Q’ Frequency. Also a Q (180° Phase Shift) Output Available.
? All Outputs Have ±36mA Drive (Equal High and Low) CMOS Levels. Can Drive Either CMOS or TTL Inputs. All Inputs Are TTL–Level Compatible
? Test Mode Pin (PLL_EN) Provided for Low Frequency Testing
? Special Power–Down Mode With 2X_Q, Q0, and Q1 Being Reset (With MR), and Other Outputs Remain Running. 2X_Q, Q0 and Q1 Are Guaranteed to Be in Lock 3 Clock Cycles After MR Is Negated
產(chǎn)品屬性
- 產(chǎn)品編號:
MC88920DW
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 應(yīng)用特定時(shí)鐘/定時(shí)
- 包裝:
托盤
- PLL:
是
- 主要用途:
CISC/RISC 微處理器
- 輸入:
TTL
- 輸出:
CMOS,TTL
- 比率 - 輸入:
1:6
- 差分 - 輸入:
無/無
- 頻率 - 最大值:
50MHz
- 電壓 - 供電:
4.5V ~ 5.5V
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
20-SOIC(0.295",7.50mm 寬)
- 供應(yīng)商器件封裝:
20-SOIC
- 描述:
IC CLK BUF CISC 50MHZ 1CIRC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOTROLA |
2020+ |
SOP20 |
26 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
ON |
2023+ |
SOP20 |
80000 |
一級代理/分銷渠道價(jià)格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價(jià) | ||
ON/安森美 |
21+ |
SOP20 |
30000 |
百域芯優(yōu)勢 實(shí)單必成 可開13點(diǎn)增值稅發(fā)票 |
詢價(jià) | ||
ON/安森美 |
22+ |
SOP20 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價(jià) | ||
MOTOROLA |
20+ |
SOP-207.2mm |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價(jià) | ||
MOT |
2016+ |
SOP20 |
3500 |
本公司只做原裝,假一罰十,可開17%增值稅發(fā)票! |
詢價(jià) | ||
MOT |
2020+ |
SOP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
MOTROLA |
24+ |
SOP20 |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術(shù)支持、樣品免費(fèi)! |
詢價(jià) | ||
NXP |
22+ |
20SOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
ON/安森美 |
22+ |
SOP20 |
354000 |
詢價(jià) |