首頁>MCDP2900>規(guī)格書詳情

MCDP2900集成電路(IC)的視頻處理規(guī)格書PDF中文資料

MCDP2900
廠商型號

MCDP2900

參數(shù)屬性

MCDP2900 封裝/外殼為64-LFBGA;包裝為托盤;類別為集成電路(IC)的視頻處理;MCDP2900應用范圍:視頻顯示器;產品描述:IC VIDEO CONVERTER 64LFBGA

功能描述

轉換器
DisplayPort1.4a to HDMI2.0b Protocol Converter with HDCP2.3 Repeater
IC VIDEO CONVERTER 64LFBGA

封裝外殼

64-LFBGA

文件大小

240.74 Kbytes

頁面數(shù)量

5

生產廠商 Kinetic Technologies.
企業(yè)簡稱

KINETIC芯凱電子

中文名稱

芯凱電子科技(上海)有限公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

原廠下載下載地址一下載地址二到原廠下載

更新時間

2025-1-21 10:30:00

MCDP2900規(guī)格書詳情

MCDP2900屬于集成電路(IC)的視頻處理。由芯凱電子科技(上海)有限公司制造生產的MCDP2900視頻處理一種集成電路 (IC) 半導體器件,設計用于在放大、增強、編碼器和解碼器(編解碼器)、緩沖、校準、處理、信號調節(jié)、調制與解調、轉換、傳輸、伽瑪校正、切換、OSD、數(shù)字化和多路復用等應用中處理音頻和/或視頻信號。

Features

? DisplayPort? (DP) ver. 1.4a Link layer

receiver

? Up to 5.4Gbps Link rate supporting

HBR2/HBR/RBR modes

? 1, 2, or 4 lanes configuration

? Programmable receiver equalization

? Single Stream

? AUX CH 1 Mbps

? 3.3V HPD_OUT

? Link Training (LT) enhancements as in

DP1.4a specification

? Supports eDP ASSR scrambler operation

? Video Stream Handling

? Up to 600MHz dual pixel path and

16bpc

? RGB/ YCbCr 444/422/420 pixel format

? Horizontal expansion of VESA CVT to

CEA timings as per DP1.4a

specification

? DPCD and CEC

? Supports DPCD data structure revision

1.4 as per DP1.4a specification

? Supports CEC tunneling over AUX

? DP to HDMI Stereoscopic 3D Transport

? Frame Sequential to Stacked Top-

Bottom Conversion

? Pass-through of other 3D formats

? Audio Stream handling

? LPCM and Compressed Audio encoding

formats

? Max Audio sample rate of 192KHz x8

Channel or 768KHz x2 Channel

? HDMI ver. 2.0b transmitter

? 600 MHz maximum TMDS character clock

? DC-coupled outputs with source

termination

? TMDS character-clock divide_by_4 Mode

? Scrambling over HDMI2.0b

? Programmable edge rate control

? Programmable pre-emphasis control

? Deep color up to 16 bits per color

? High Dynamic Range support (Static and

Dynamic HDR)

? 3D video timings

? CEC support – snooping, tunneling

? HPD_IN handling

? SCDC read request handling

? Polling enabled for HDMI sinks not

supporting read requests

? Video Input Processing (up to 6Gbps)

? Color space conversion

? 10 bits per color input width

? 12 bits per color output width

? 16 bits per color pass through

? Programmable coefficient 3x3 matrix

? Programmable input offset

? Programmable output offset

? Programmable output clipping levels

? Chroma Down Sampling

? 5-tap H & V FIR filters with programmable

coefficients

? 12 bits per color input width

? 12 bits per color output width

? YCbCr444 to YCbCr420 conversion

? YCbCr444 to YCbCr422 conversion

? YCbCr422 to YCbCr420 conversion

? Bypass chroma down-sampling for YCbCr420

input over DP Link

? Max video resolution and color depth on HDMI TX

output

? 4Kp60Hz, RGB/YCbCr444, 8 bpc

? 4Kp60Hz, YCbCr422 up to 12 bpc

? 4Kp60Hz, YCbCr420, up to 16 bpc

? 4Kp30Hz, RGB/YCbCr444, up to 16 bpc

? Audio stream forwarding from DP RX to HDMI TX

? Up to 8-ch, 192 kHz, 24 bps LPCM audio, AC3,

DTS, Dolby-HD

? 2-ch, 768 kHz 24 bps HBR audio

? HDCP support

? HDCP1.3 to HDCP1.4 Repeater function

? HDCP2.3 to HDCP1.4 Repeater function

? HDCP2.3 to HDCP2.3 Repeater function

? Read-protected embedded HDCP keys

? Enhanced security

? Encrypted on-chip key storage

? Security signed application firmware

? Secure boot-up procedure

? Debug ports disabled in production

? Metadata handling

? HDMI TX DVI/HDMI mode setting (DPCD

register)

? YCbCr444-420 conversion (DPCD register)

? IEC60958 BYTE3 Channel Status

overwrite

? CEA861F INFOFRAME generation

? CEA861.3 HDR and Mastering InfoFrame

as per DP1.4a specification

? Device configuration options

? 8Mbit SPI flash for firmware binary image

storage

? AUX CH, I2C host interface

? Internal video pattern generator

? Configurable through DPCD registers

? EMI reduction support

? Spread spectrum for DP input

? Scrambler for DP input and HDMI output

? Low power operation

? 570 mW in protocol converter operation

? 11 mW sleep mode operation

? ESD specification

? ESD: +/-2 KV HBM, 500 V CDM

? ESD: +/-6.5 KV HBM connector facing pins

? Package

? 64 LFBGA (7 x 7 mm)

? Power supply voltages

? 3.3 V I/O; 1.2 V core

Applications

? Notebook, Tablet Accessories (USB Type-C

dongles, docking stations)

? TV, Signage, Game consoles, STB

1. Description

The MCDP2900 is a power-optimized DisplayPort1.4a-to-HDMI2.0b converter, targeted for enabling USB

Type-C DP Alt mode on TVs, Game consoles and other consumer equipment as well as for mobile PC and

tablet accessory applications. This device functions as an active protocol converter with HDCP1.x/ HDCP2.3

repeater supporting HDR video quality for deep color media content playback.

MCDP2900 behaves as a DP branch device with a DP-to-HDMI transport protocol converter function and

allows a DP or USB Type-C source to drive an HDMI sink device. The maximum TMDS character clock

frequency supported is 600 Mchar/s (per HDMI2.0b specification).

The MCDP2900 operates with two power supply voltages: 1.2 V and 3.3 V. It consumes:

? 570 mW in protocol converter operation

? 11 mW sleep mode operation

The MCDP2900 has a DP1.4a receiver and an HDMI2.0b transmitter. The DP receiver supports up to

5.4Gbps/lane over 4 lanes. It supports DP SST transport format on its main link and Manchester-coded AUX

signaling as the side band channel. The downstream HDMI TX port is HDMI2.0b specification compliant.

The MCDP2900 is capable of supporting Ultra High-Definition video formats with resolutions as high as 4096

x 2160 progressive @ 60 Hz (4K2Kp60Hz). It supports RGB/YCbCr video color formats with a color depth of

16 bpc (bits per component or 48 bits per pixel) as long as it fits within the DP and HDMI link bandwidth.

This device also supports pixel encoding conversion from RGB or YCbCr444 to YCbCr420 and a YcbCr420

pass- through function. In addition, High Dynamic Range (HDR) with deep color up to 12bpc at 4Kp60Hz is

supported through the conversion of RGB/YCbCr444 over DP link to YCbCr420 on the HDMI output with a

horizontal expansion to CEA timings.

This device offers secure reception and transmission of high bandwidth digital audio and video content with

HDCP1.3 and HDCP2.3 content protection for the upstream DP interface. It also supports HDCP1.4 and

HDCP2.3 repeater function compliant to the latest CTS specification.

The MCDP2900 uses an external crystal of 27 MHz as a reference clock for its operation. An internal Power

On Reset (POR) circuit senses the voltage on the reset input and provides the chip reset during system

power-up. The device has an internal microcontroller with SPI, UART (debug only), and I2C system interface

signals. It uses an external 8Mbit SPI flash memory for storing a secure signed firmware image with fail-safe

recovery. Firmware update to the SPI flash is done securely through the DP AUX_CH or the I2C host

interface. The secure programming (In-System-Programming), secure boot and application FW signing

process uses RSA 2048-bit root and leaf public/private key pairs.

產品屬性

更多
  • 產品編號:

    MCDP2900A2T

  • 制造商:

    Kinetic Technologies

  • 類別:

    集成電路(IC) > 視頻處理

  • 包裝:

    托盤

  • 功能:

    轉換器

  • 應用:

    視頻顯示器

  • 標準:

    HDMI 2a

  • 控制接口:

    GPIO,I2C,SPI

  • 電壓 - 供電:

    1.2V ~ 3.3V

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    64-LFBGA

  • 供應商器件封裝:

    64-LFBGA(7x7)

  • 描述:

    IC VIDEO CONVERTER 64LFBGA

供應商 型號 品牌 批號 封裝 庫存 備注 價格
MegaChips Technology America C
22+
64LFBGA
9000
原廠渠道,現(xiàn)貨配單
詢價
MEGACHIPS
21+
BGA
13880
公司只售原裝,支持實單
詢價
KINETIC
24+
LFBGA64
5000
市場最低 原裝現(xiàn)貨 假一罰百 可開原型號
詢價
ST/意法
22+
BGA
9000
原裝正品
詢價
MEGACHIPS
2106+
BGA
9852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
MEGACHIPS
23+
BGA
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
MegaChips
1931+
N/A
3923
加我qq或微信,了解更多詳細信息,體驗一站式購物
詢價
MEGACHIPS
22+
BGA
26459
鄭重承諾只做原裝進口現(xiàn)貨
詢價
ST/意法
2402+
BGA
8324
原裝正品!實單價優(yōu)!
詢價
MEGACHIPS
22+
BGA
9600
原裝現(xiàn)貨,優(yōu)勢供應,支持實單!
詢價