首頁(yè)>MCF51QE128>規(guī)格書(shū)詳情
MCF51QE128中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
MCF51QE128 |
功能描述 | 32-Bit Version 1 ColdFire? Central Processor Unit (CPU) |
文件大小 |
744.19 Kbytes |
頁(yè)面數(shù)量 |
38 頁(yè) |
生產(chǎn)廠商 | Freescale Semiconductor, Inc |
企業(yè)簡(jiǎn)稱 |
freescale【飛思卡爾】 |
中文名稱 | 飛思卡爾半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-27 14:16:00 |
MCF51QE128規(guī)格書(shū)詳情
? 32-Bit Version 1 ColdFire? Central Processor Unit (CPU)
– Up to 50.33-MHz ColdFire V1 CPU above 2.4V, 40-MHz CPU above 2.1V, and 20-MHz CPU above 1.8V, across temperature range
– Provides 0.94 Dhrystone 2.1 MIPS per MHz performance when running from internal RAM(0.76 DMIPS/MHz from flash)
– Implements Instruction Set Revision C (ISA_C)
– Support for up to 30 peripheral interrupt requests and seven software interrupts
? On-Chip Memory
– Flash read/program/erase over full operating voltage and temperature
– Random-access memory (RAM)
– Security circuitry to prevent unauthorized access to RAM and flash contents
? Power-Saving Modes
– Two low power stop modes; reduced power wait mode
– Peripheral clock enable register can disable clocks to unused modules, reducing currents; allows clocks to remain enabled to specific peripherals in stop3 mode
– Very low power external oscillator can be used in stop3 mode to provide accurate clock to active peripherals
– Very low power real time counter for use in run, wait, and stop modes with internal and external clock sources
– 6 μs typical wake up time from stop modes
? Clock Source Options
– Oscillator (XOSC) — Loop-control Pierce oscillator;
Crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
– Internal Clock Source (ICS) — FLL controlled by internal or external reference; precision trimming of internal reference allows 0.2 resolution and 2 deviation; supports CPU freq. from 2 to 50.33 MHz
? System Protection
– Watchdog computer operating properly (COP) reset with option to run from dedicated 1-kHz internal clock source or bus clock
– Low-voltage detection with reset or interrupt; selectable trip points
– Illegal opcode and illegal address detection with programmable reset or exception response
– Flash block protection
? Development Support
– Single-wire background debug interface
– 4 PC plus 2 address (optional data) breakpoint registers with programmable 1- or 2-level trigger response
– 64-entry processor status and debug data trace buffer with programmable start/stop conditions
? ADC — 24-channel, 12-bit resolution; 2.5 μs conversion time; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6V to 1.8V
? ACMPx — Two analog comparators with selectable interrupt on rising, falling, or either edge of comparator output; compare option to fixed internal bandgap reference voltage; outputs can be optionally routed to TPM module; operation in stop3
? SCIx — Two SCIs with full duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wake up on active edge
? SPIx— Two serial peripheral interfaces with Full-duplex or single-wire bidirectional; Double-buffered transmit and receive; MSB-first or LSB-first shifting
? IICx — Two IICs with; Up to 100 kbps with maximum bus loading; Multi-master operation; Programmable slave address; Interrupt driven byte-by-byte data transfer; supports broadcast mode and 10 bit addressing
? TPMx — One 6-channel and two 3-channel; Selectable input capture, output compare, or buffered edge- or center-aligned PWMs on each channel
? RTC — 8-bit modulus counter with binary or decimal based prescaler; External clock source for precise time base, time-of-day, calendar or task scheduling functions; Free running on-chip low power oscillator (1 kHz) for cyclic wake-up without external components
? Input/Output
– 70 GPIOs and 1 input-only and 1 output-only pin
– 16 KBI interrupts with selectable polarity
– Hysteresis and configurable pull-up device on all input pins; Configurable slew rate and drive strength on all output pins.
– SET/CLR registers on 16 pins (PTC and PTE)
– 16 bits of Rapid GPIO connected to the CPU’s high-speed local bus with set, clear, and toggle functionality
產(chǎn)品屬性
- 型號(hào):
MCF51QE128
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
32-Bit Version 1 ColdFire㈢ Central Processor Unit(CPU)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
2020+ |
NA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
FREESCA |
24+ |
QFP64 |
35400 |
全新原裝現(xiàn)貨/假一罰百! |
詢價(jià) | ||
NXP Semiconductors |
20+ |
LQFP-64 |
29860 |
NXP微控制器MCU-可開(kāi)原型號(hào)增稅票 |
詢價(jià) | ||
FREESCALE |
21+ |
LQFP64 |
5000 |
全新原裝現(xiàn)貨 價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
Freescale |
23+ |
80-LQFP |
65600 |
詢價(jià) | |||
FREESCALE |
22+ |
LQFP8014141 |
2000 |
原裝現(xiàn)貨庫(kù)存.價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
FREESCALE |
23+ |
LQFP-80 |
3000 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
NXP/恩智浦 |
18+ |
LQFP-64 |
27188 |
全新原裝現(xiàn)貨,可出樣品,可開(kāi)增值稅發(fā)票 |
詢價(jià) | ||
Freescale |
24+ |
原廠封裝 |
28500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售 |
詢價(jià) | ||
FREESCALE/飛思卡爾 |
21+ |
QFP64 |
3500 |
百域芯優(yōu)勢(shì) 實(shí)單必成 可開(kāi)13點(diǎn)增值稅發(fā)票 |
詢價(jià) |