首頁(yè)>MCF5282CVF66>規(guī)格書(shū)詳情

MCF5282CVF66中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

MCF5282CVF66
廠商型號(hào)

MCF5282CVF66

功能描述

MCF5282 and MCF5216 ColdFire Microcontroller User s Manual

文件大小

8.90417 Mbytes

頁(yè)面數(shù)量

766 頁(yè)

生產(chǎn)廠商 Freescale Semiconductor, Inc
企業(yè)簡(jiǎn)稱

freescale飛思卡爾

中文名稱

飛思卡爾半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-13 8:39:00

MCF5282CVF66規(guī)格書(shū)詳情

Overview

This chapter provides an overview of the microprocessor features, including the major functional components.

Key Features

A block diagram of the MCF528x and MCF521x is shown in Figure 1-1. The main features are as follows:

? Static Version 2 ColdFire variable-length RISC processor

— Static operation

— On-chip 32-bit address and data path

— Processor core and bus frequency up to 80 MHz

— Sixteen general-purpose 32-bit data and address registers

— ColdFire ISA_A with extensions to support the user stack pointer register, and four new instructions for improved bit processing

— Enhanced Multiply-Accumulate (EMAC) unit with four 48-bit accumulators to support 32-bit signal processing algorithms

— Illegal instruction decode that allows for 68K emulation support

? System debug support

— Real-time trace for determining dynamic execution path

— Background debug mode (BDM) for in-circuit debugging

— Real time debug support, with one user-visible hardware breakpoint register (PC and address with optional data) that can be configured into a 1- or 2-level trigger

? On-chip memories

— 2-Kbyte cache, configurable as instruction-only, data-only, or split I-/D-cache

— 64-Kbyte dual-ported SRAM on CPU internal bus, accessible by core and non-core bus masters

(e.g., DMA, FEC) with standby power supply support

— 512 Kbytes of interleaved Flash memory supporting 2-1-1-1 accesses

(256 Kbytes on the MCF5281 and MCF5214, no Flash on MCF5280)

– This product incorporates SuperFlash? technology licensed from SST.

? Power management

— Fully-static operation with processor sleep and whole chip stop modes

— Very rapid response to interrupts from the low-power sleep mode (wake-up feature)

— Clock enable/disable for each peripheral when not used

? Fast Ethernet Controller (FEC) (not available on the MCF5214 and MCF5216)

— 10BaseT capability, half- or full-duplex

— 100BaseT capability, half- or limited-throughput full-duplex

— On-chip transmit and receive FIFOs

— Built-in dedicated DMA controller

— Memory-based flexible descriptor rings

— Media-independent interface (MII) to transceiver (PHY)

? FlexCAN 2.0B Module

— Includes all existing features of the Freescale TouCAN module

— Full implementation of the CAN protocol specification version 2.0B

– Standard data and remote frames (up to 109 bits long)

– Extended data and remote frames (up to 127 bits long)

– 0–8 bytes data length

– Programmable bit rate up to 1 Mbit/sec

— Up to 16 message buffers (MBs)

– Configurable as receive (Rx) or transmit (Tx)

– Support standard and extended messages

— Unused message buffer (MB) space can be used as general-purpose RAM space

— Listen-only mode capability

— Content-related addressing

— No read/write semaphores

— Three programmable mask registers

– Global (for MBs 0-13)

– Special for MB14

– Special for MB15

— Programmable transmit-first scheme: lowest ID or lowest buffer number

— “Time stamp” based on 16-bit free-running timer

— Global network time, synchronized by a specific message

— Programmable I/O modes

— Maskable interrupts

? Three universal asynchronous/synchronous receiver transmitters (UARTs)

— 16-bit divider for clock generation

— Interrupt control logic

— Maskable interrupts

— DMA support

— Data formats can be 5, 6, 7, or 8 bits with even, odd, or no parity

— Up to 2 stop bits in 1/16 increments

— Error-detection capabilities

— Modem support includes request-to-send (URTS) and clear-to-send (UCTS) lines for two UARTs

— Transmit and receive FIFO buffers

? I2C module

— Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads

— Fully compatible with industry-standard I2C bus

— Master or slave modes support multiple masters

— Automatic interrupt generation with programmable level

? Queued serial peripheral interface (QSPI)

— Full-duplex, three-wire synchronous transfers

— Up to four chip selects available

— Master mode operation only

— Programmable master bit rates

— Up to 16 pre-programmed transfers

? Queued analog-to-digital converter (QADC)

— 8 direct, or up to 18 multiplexed, analog input channels

— 10-bit resolution +/- 2 counts accuracy

— Minimum 7 μS conversion time

— Internal sample and hold

— Programmable input sample time for various source impedances

— Two conversion command queues with a total of 64 entries

— Sub-queues possible using pause mechanism

— Queue complete and pause software interrupts available on both queues

— Queue pointers indicate current location for each queue

— Automated queue modes initiated by:

– External edge trigger and gated trigger

– Periodic/interval timer, within QADC module [Queue 1 and 2]

– Software command

— Single-scan or continuous-scan of queues

— Output data readable in three formats:

– Right-justified unsigned

– Left-justified signed

– Left-justified unsigned

— Unused analog channels can be used as digital I/O

— Low pin-count configuration implemented

? Four 32-bit DMA timers

— 15-ns resolution at 80 MHz (66 MHz for MCF5214 and MCF5216)

— Programmable sources for clock input, including an external clock option

— Programmable prescaler

— Input-capture capability with programmable trigger edge on input pin

— Output-compare with programmable mode for the output pin

— Free run and restart modes

— Maskable interrupts on input capture or reference-compare

— DMA trigger capability on input capture or reference-compare

? Two 4-channel general purpose timers

— Four 16-bit input capture/output compare channels per timer

— 16-bit architecture

— Programmable prescaler

— Pulse widths variable from microseconds to seconds

— Single 16-bit pulse accumulator

— Ability to boot from internal Flash memory or external memories that are 8, 16, or 32 bits wide (Continue..)

產(chǎn)品屬性

  • 型號(hào):

    MCF5282CVF66

  • 功能描述:

    32位微控制器 - MCU MCF5282 V2CORE 512KFLASH

  • RoHS:

  • 制造商:

    Texas Instruments

  • 核心:

    C28x

  • 處理器系列:

    TMS320F28x

  • 數(shù)據(jù)總線寬度:

    32 bit

  • 最大時(shí)鐘頻率:

    90 MHz

  • 程序存儲(chǔ)器大小:

    64 KB 數(shù)據(jù) RAM

  • 大小:

    26 KB 片上

  • ADC:

    Yes

  • 工作電源電壓:

    2.97 V to 3.63 V

  • 工作溫度范圍:

    - 40 C to + 105 C

  • 封裝/箱體:

    LQFP-80

  • 安裝風(fēng)格:

    SMD/SMT

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
FREESCALE
0637+
BGA
50000
深圳現(xiàn)貨
詢價(jià)
FREESCA
18+
BGA
85600
保證進(jìn)口原裝可開(kāi)17%增值稅發(fā)票
詢價(jià)
FREESCALE
0951+
BGA
23
剛到現(xiàn)貨加微13425146986
詢價(jià)
FREESCALE
24+
BGA
65200
一級(jí)代理/放心采購(gòu)
詢價(jià)
FREESCALE
21+
BGA
1709
詢價(jià)
MOT
23+
BGA
1
原裝正品現(xiàn)貨
詢價(jià)
NXP SEMICONDUCTORS
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo)
詢價(jià)
FREESCALE/飛思卡爾
23+
BGA-256
98900
原廠原裝正品現(xiàn)貨!!
詢價(jià)
FREESCALE
2020+
BGA
18600
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
詢價(jià)
MOTOROLA
24+
500000
行業(yè)低價(jià),代理渠道
詢價(jià)