MCF5481中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
MCF5481 |
功能描述 | MCF548x ColdFire? Microprocessor |
文件大小 |
737.71 Kbytes |
頁面數(shù)量 |
34 頁 |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-15 23:00:00 |
MCF5481規(guī)格書詳情
Features list:
? ColdFire V4e Core
– Limited superscalar V4 ColdFire processor core
– Up to 200MHz peak internal core frequency (308 MIPS
[Dhrystone 2.1] @ 200 MHz)
– Harvard architecture
– 32-Kbyte instruction cache
– 32-Kbyte data cache
– Memory Management Unit (MMU)
– Separate, 32-entry, fully-associative instruction and
data translation lookahead buffers
– Floating point unit (FPU)
– Double-precision conforms to IEE-754 standard
– Eight floating point registers
? Internal master bus (XLB) arbiter
– High performance split address and data transactions
– Support for various parking modes
? 32-bit double data rate (DDR) synchronous DRAM
(SDRAM) controller
– 66–133 MHz operation
– Supports DDR and SDR DRAM
– Built-in initialization and refresh
– Up to four chip selects enabling up to one GB of external
memory
? Version 2.2 peripheral component interconnect (PCI) bus
– 32-bit target and initiator operation
– Support for up to five external PCI masters
– 33–66 MHz operation with PCI bus to XLB divider
ratios of 1:1, 1:2, and 1:4
? Flexible multi-function external bus (FlexBus)
– Provides a glueless interface to boot flash/ROM,
SRAM, and peripheral devices
– Up to six chip selects
– 33 – 66 MHz operation
? Communications I/O subsystem
– Intelligent 16 channel DMA controller
– Up to two 10/100 Mbps fast Ethernet controllers (FECs)
each with separate 2-Kbyte receive and transmit FIFOs
– Universal serial bus (USB) version 2.0 device controller
– Support for one control and six programmable
endpoints, interrupt, bulk, or isochronous
– 4-Kbytes of shared endpoint FIFO RAM and 1 Kbyte
of endpoint descriptor RAM
– Integrated physical layer interface
– Up to four programmable serial controllers (PSCs) each
with separate 512-byte receive and transmit FIFOs for
UART, USART, modem, codec, and IrDA 1.1 interfaces
– I2C peripheral interface
– Two FlexCAN controller area network 2.0B controllers
each with 16 message buffers
– DMA Serial Peripheral Interface (DSPI)
? Optional Cryptography accelerator module
– Execution units for:
– DES/3DES block cipher
– AES block cipher
– RC4 stream cipher
– MD5/SHA-1/SHA-256/HMAC hashing
– Random Number Generator
? 32-Kbyte system SRAM
– Arbitration mechanism shares bandwidth between
internal bus masters
? System integration unit (SIU)
– Interrupt controller
– Watchdog timer
– Two 32-bit slice timers alarm and interrupt generation
– Up to four 32-bit general-purpose timers, compare, and
PWM capability
– GPIO ports multiplexed with peripheral pins
? Debug and test features
– ColdFire background debug mode (BDM) port
– JTAG/ IEEE 1149.1 test access port
? PLL and clock generator
– 30 to 66.67 MHz input frequency range
? Operating Voltages
– 1.5V internal logic
– 2.5V DDR SDRAM bus I/O
– 3.3V PCI, FlexBus, and all other I/O
? Estimated power consumption
– Less than 1.5W (388 PBGA)
產(chǎn)品屬性
- 型號:
MCF5481
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
MCF548x ColdFire㈢ Microprocessor
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
21+ |
TEPBGA-388 |
6000 |
原裝現(xiàn)貨 |
詢價 | ||
NXP/恩智浦 |
21+ |
TEPBGA-388 |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
FREESCALE |
23+ |
NA |
13650 |
原裝正品,假一罰百! |
詢價 | ||
NXP/恩智浦 |
23+ |
TEPBGA-388 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價 | ||
Freescale |
BGA |
68900 |
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
NXP/恩智浦 |
21+ |
TEPBGA-388 |
8080 |
只做原裝,質(zhì)量保證 |
詢價 | ||
Freescale |
23+ |
388-PBGA |
65600 |
詢價 | |||
NXP USA Inc. |
QQ咨詢 |
388-BBGA |
5000 |
原裝正品/微控制器元件授權(quán)代理直銷! |
詢價 | ||
freescale |
22+ |
SMD |
10000 |
原裝正品優(yōu)勢現(xiàn)貨供應(yīng) |
詢價 | ||
FREESCAL |
23+ |
BGA |
19726 |
詢價 |