首頁(yè)>MIMXRT1014DVJ4A>規(guī)格書詳情
MIMXRT1014DVJ4A中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
MIMXRT1014DVJ4A |
功能描述 | i.MX RT1060X Crossover Processors for Extended Products |
文件大小 |
1.72583 Mbytes |
頁(yè)面數(shù)量 |
103 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-11-18 10:52:00 |
相關(guān)芯片規(guī)格書
更多MIMXRT1014DVJ4A規(guī)格書詳情
Features
The i.MX RT1060X processors are based on Arm Cortex-M7 Core Platform, which has the following features:
?Supports single Arm Cortex-M7 Core with:
-32 KB L1 Instruction Cache
-32 KB L1 Data Cache
-Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
-Support the Armv7-M Thumb instruction set
?Integrated MPU, up to 16 individual protection regions
?Tightly coupled GPIOs, operating at the same frequency as Arm Core
?Up to 512 KB I-TCM and D-TCM in total
?Frequency of 600 MHz
?Cortex M7 CoreSight? components integration for debug
?Frequency of the core, as per Table 9.
The SoC-level memory system consists of the following additional components:
?Boot ROM (128 KB)
?On-chip RAM (1 MB)
-512 KB OCRAM shared between ITCM/DTCM and OCRAM
-Dedicate 512 KB OCRAM
?External memory interfaces:
-8/16-bit SDRAM, up to SDRAM-133/SDRAM-166
-8/16-bit SLC NAND FLASH, with ECC handled in software
-SD/eMMC
-SPI NOR/NAND FLASH
-Parallel NOR FLASH with XIP support
-Two single/dual channel Quad SPI FLASH with XIP support
?Timers and PWMs:
-Two General Programmable Timers (GPT)
?4-channel generic 32-bit resolution timer for each
?Each support standard capture and compare operation
-Four Periodical Interrupt Timers (PIT)
?Generic 32-bit resolution timer
?Periodical interrupt generation
-Four Quad Timers (QTimer)
?4-channel generic 16-bit resolution timer for each
?Each support standard capture and compare operation
?Quadrature decoder integrated
-Four FlexPWMs
?Up to 8 individual PWM channels per each
?16-bit resolution PWM suitable for Motor Control applications
-Four Quadrature Encoder/Decoders
Each i.MX RT1060X processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously):
?Display Interface:
-Parallel RGB LCD interface
?Support 8/16/24 bit interface
?Support up to WXGA resolution
?Support Index color with 256 entry x 24 bit color LUT
?Smart LCD display with 8/16-bit MPU/8080 interface
?Audio:
-S/PDIF input and output
-Three synchronous audio interface (SAI) modules supporting I2S, AC97, TDM, and codec/DSP interfaces
-MQS interface for medium quality audio via GPIO pads
?Generic 2D graphics engine:
-BitBlit
-Flexible image composition options-alpha, chroma key
-Porter-duff blending
-Image rotation (90°, 180°, 270°)
-Image size
-Color space conversion
-Multiple pixel format support (RGB, YUV444, YUV422, YUV420, YUV400)
-Standard 2D-DMA operation
?Camera sensors:
-Support 24-bit, 16-bit, and 8-bit CSI input
?Connectivity:
-Two USB 2.0 OTG controllers with integrated PHY interfaces
-Two Ultra Secure Digital Host Controller (uSDHC) interfaces
?MMC 4.5 compliance with HS200 support up to 200 MB/sec
?SD/SDIO 3.0 compliance with 200 MHz SDR signaling to support up to 100 MB/sec
?Support for SDXC (extended capacity)
-Two 10/100M Ethernet controllers with support for IEEE1588
-Eight universal asynchronous receiver/transmitter (UARTs) modules
-Four I2C modules
-Four SPI modules
-Two FlexCAN modules
-One FlexCAN (with Flexible Data-Rate supported)
-Three FlexIO modules
?GPIO and Pin Multiplexing:
-General-purpose input/output (GPIO) modules with interrupt capability
-Input/output multiplexing controller (IOMUXC) to provide centralized pad control
The i.MX RT1060X processors integrate advanced power management unit and controllers:
?Full PMIC integration, including on-chip DCDC and LDO
?Temperature sensor with programmable trim points
?GPC hardware power management controller
The i.MX RT1060X processors support the following system debug:
?Arm CoreSight debug and trace architecture
?Trace Port Interface Unit (TPIU) to support off-chip real-time trace
?Cross Triggering Interface (CTI)
?Support for 5-pin (JTAG) and SWD debug interfaces
The i.MX RT1060X processors support the following analog interfaces:
?Two Analog-Digital-Converters (ADC), 16-channel for each, 20-channel in total
?Four Analog Comparators (ACMP)
Security functions are enabled and accelerated by the following hardware:
?High Assurance Boot (HAB)
?Data Co-Processor (DCP):
-AES-128, ECB, and CBC mode
-SHA-1 and SHA-256
-CRC-32
?Bus Encryption Engine (BEE)
-AES-128, ECB, and CTR mode
-On-the-fly QSPI Flash decryption
?True random number generation (TRNG)
?Secure Non-Volatile Storage (SNVS)
-Secure real-time clock (RTC)
-Zero Master Key (ZMK)
?Secure JTAG Controller (SJC)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
23+ |
LQFP-100 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
NXP |
24+ |
QFP100 |
10000 |
一級(jí)代理保證進(jìn)口原裝正品現(xiàn)貨假一罰十價(jià)格合理 |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
4562 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價(jià) | |||
NXP/恩智浦 |
21+ |
LQFP-100 |
28680 |
公司只做原裝,誠(chéng)信經(jīng)營(yíng) |
詢價(jià) | ||
NXP/恩智浦 |
2022+ |
LQFP-100 |
6900 |
原廠原裝,假一罰十 |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
LQFP100 |
18000 |
原裝正品 |
詢價(jià) | ||
NXP |
QFP100 |
893993 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) | |||
FREE |
2023+ |
QFP |
1170 |
原廠全新正品旗艦店優(yōu)勢(shì)現(xiàn)貨 |
詢價(jià) | ||
NXP/恩智浦 |
21+ |
LQFP-100 |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
NXP/恩智浦 |
21+正納原裝現(xiàn)貨 |
QFP100 |
5000 |
十年以上分銷商原裝進(jìn)口件服務(wù)型 |
詢價(jià) |