首頁>MIMXRT101LCAF5A>規(guī)格書詳情
MIMXRT101LCAF5A中文資料恩智浦數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多MIMXRT101LCAF5A規(guī)格書詳情
1.1 Features
The i.MX RT1060 processors are based on Arm Cortex-M7 Core Platform, which has the following
features:
? Supports single Arm Cortex-M7 Core with:
— 32 KB L1 Instruction Cache
— 32 KB L1 Data Cache
— Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
— Support the Armv7-M Thumb instruction set
? Integrated MPU, up to 16 individual protection regions
? Tightly coupled GPIOs, operating at the same frequency as Arm Core
? Up to 512 KB I-TCM and D-TCM in total
? Frequency of 528 MHz
? Cortex M7 CoreSight? components integration for debug
? Frequency of the core, as per Table 10, Operating ranges, on page 24.
The SoC-level memory system consists of the following additional components:
— Boot ROM (128 KB)
— On-chip RAM (1 MB)
– 512 KB OCRAM shared between ITCM/DTCM and OCRAM
– Dedicate 512 KB OCRAM
? External memory interfaces:
— 8/16-bit SDRAM, up to SDRAM-133/SDRAM-166
— 8/16-bit SLC NAND FLASH, with ECC handled in software
— SD/eMMC
— SPI NOR/NAND FLASH
— Parallel NOR FLASH with XIP support
— Two single/dual channel Quad SPI FLASH with XIP support
? Timers and PWMs:
— Two General Programmable Timers (GPT)
– 4-channel generic 32-bit resolution timer for each
– Each support standard capture and compare operation
— Four Periodical Interrupt Timers (PIT)
– Generic 32-bit resolution timer
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NXP |
2 |
詢價 | |||||
80000 |
詢價 | ||||||
6000 |
詢價 | ||||||
NXP |
21+ |
LQFP100 |
1501 |
原包裝原標現(xiàn)貨,假一罰十, |
詢價 | ||
NXP/恩智浦 |
2324+ |
NA |
78920 |
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口 |
詢價 | ||
NXP/支持實單 |
23+ |
LQFP-100 |
360 |
正規(guī)渠道,只有原裝! |
詢價 | ||
PHS |
24+ |
ORIGINAL |
22800 |
原裝現(xiàn)貨 優(yōu)勢出貨 |
詢價 | ||
NXP USA Inc. |
24+ |
- |
53200 |
一級代理/放心采購 |
詢價 | ||
NXP SEMICONDUCTORS |
2118+ |
原廠封裝 |
6800 |
公司現(xiàn)貨全新原裝假一罰十特價 |
詢價 | ||
NXP |
22+ |
100-LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 |