首頁>MIMXRT1051CVJ5B>規(guī)格書詳情
MIMXRT1051CVJ5B中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
MIMXRT1051CVJ5B |
功能描述 | i.MX RT1050 Crossover Processors Data Sheet for Industrial Products |
文件大小 |
1.2613 Mbytes |
頁面數(shù)量 |
115 頁 |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-2-21 18:54:00 |
人工找貨 | MIMXRT1051CVJ5B價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多MIMXRT1051CVJ5B規(guī)格書詳情
Features
The i.MX RT1050 processors are based on Arm Cortex-M7 Core? Platform, which has the following
features:
? Supports single Arm Cortex-M7 Core with:
— 32 KB L1 Instruction Cache
— 32 KB L1 Data Cache
— Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
— Support the Armv7-M Thumb instruction set
? Integrated MPU, up to 16 individual protection regions
? Up to 512 KB I-TCM and D-TCM in total
? Frequency of 528 MHz
? Cortex M7 CoreSight? components integration for debug
? Frequency of the core, as per Table 10, Operating ranges, on page 21.
The SoC-level memory system consists of the following additional components:
— Boot ROM (96 KB)
— On-chip RAM (512 KB)
– Configurable RAM size up to 512 KB shared with M7 TCM
? External memory interfaces:
— 8/16-bit SDRAM, up to SDRAM-166
— 8/16-bit SLC NAND FLASH, with ECC handled in software
— SD/eMMC
— SPI NOR/NAND FLASH
— Parallel NOR FLASH with XIP support
— Single/Dual channel Quad SPI FLASH with XIP support
? Timers and PWMs:
— Two General Programmable Timers (GPT)
– 4-channel generic 32-bit resolution timer
– Each support standard capture and compare operation
— Four Periodical Interrupt Timer (PIT)
– Generic 16-bit resolution timer
– Periodical interrupt generation
— Four Quad Timers (QTimer)
– 4-channel generic 16-bit resolution timer for each
– Each support standard capture and compare operation
– Quadrature decoder integrated
— Four FlexPWMs
– Up to 8 individual PWM channels for each
– 16-bit resolution PWM suitable for Motor Control applications
— Four Quadrature Encoder/Decoders
Each i.MX RT1050 processor enables the following interfaces to external devices (some of them are
muxed and not available simultaneously):
? Display Interface:
— Parallel RGB LCD interface
– Support 8/16/24 bit interface
– Support up to 1366 x 768 WXGA resolution
– Support Index color with 256 entry x 24 bit color LUT
– Smart LCD display with 8/16-bit MPU/8080 interface
? Audio:
— S/PDIF input and output
— Three synchronous audio interface (SAI) modules supporting I2S, AC97, TDM, and
codec/DSP interfaces
— MQS interface for medium quality audio via GPIO pads
? Generic 2D graphics engine:
— BitBlit
— Flexible image composition options—alpha, chroma key
— Image rotation (90?, 180?, 270?)
— Porter-Daff operation
— Image size
— Color space conversion
— Multiple pixel format support (RGB, YUV444, YUV422, YUV420, YUV400)
— Standard 2D-DMA operation
? Camera sensors:
— Support 24-bit, 16-bit, and 8-bit CSI input
? Connectivity:
— Two USB 2.0 OTG controllers with integrated PHY interfaces
— Two Ultra Secure Digital Host Controller (uSDHC) interfaces
– MMC 4.5 compliance with HS200 support up to 200 MB/sec
– SD/SDIO 3.0 compliance with 200 MHz SDR signaling to support up to 100 MB/sec
– Support for SDXC (extended capacity)
— One 10/100 M Ethernet controller with support for IEEE1588
— Eight universal asynchronous receiver/transmitter (UARTs) modules
— Four I2C modules
— Four SPI modules
— Two FlexCAN modules
? GPIO and Pin Multiplexing:
— General-purpose input/output (GPIO) modules with interrupt capability
— Input/output multiplexing controller (IOMUXC) to provide centralized pad control
— Two FlexIOs
The i.MX RT1050 processors integrate advanced power management unit and controllers:
? Full PMIC integration. On-chip DCDC and LDO
? Temperature sensor with programmable trip points
? GPC hardware power management controller
The i.MX RT1050 processors support the following system debug:
? Arm CoreSight debug and trace architecture
? Trace Port Interface Unit (TPIU) to support off-chip real-time trace
? Support for 5-pin (JTAG) and SWD debug interfaces selected by eFuse
Security functions are enabled and accelerated by the following hardware:
? High Assurance Boot (HAB)
? Data Co-Processor (DCP):
— AES-128, ECB, and CBC mode
— SHA-1 and SHA-256
— CRC-32
? Bus Encryption Engine (BEE)
— AES-128, ECB, and CTR mode
— On-the-fly QSPI Flash decryption
? True random number generation (TRNG)
? Secure Non-Volatile Storage (SNVS)
— Secure real-time clock (RTC)
— Zero Master Key (ZMK)
? Secure JTAG Controller (SJC)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
24+ |
196-LFBGA |
25000 |
微控制器-MCU單片機(jī)中天科工-原裝正品求真務(wù)實(shí) |
詢價(jià) | ||
NXP(恩智浦) |
23+ |
LFBGA-196(12x12) |
9865 |
原裝正品,假一賠十 |
詢價(jià) | ||
原廠 |
21+ |
BGA-196 |
2500 |
正規(guī)渠道原裝正品 |
詢價(jià) | ||
TI |
22+ |
VQFN |
9850 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價(jià) | ||
NXP USA Inc. |
QQ咨詢 |
196-LFBGA |
3000 |
原裝正品/微控制器元件授權(quán)代理直銷! |
詢價(jià) | ||
NXP(恩智浦) |
23+ |
NA |
6000 |
原裝現(xiàn)貨訂貨價(jià)格優(yōu)勢 |
詢價(jià) | ||
NXP(恩智浦) |
2023+ |
LFBGA-196(12x12) |
4550 |
全新原裝正品 |
詢價(jià) | ||
NXP(恩智浦) |
23+ |
BGA196 |
14608 |
原廠可訂貨,技術(shù)支持,直接渠道??珊灡9┖贤?/div> |
詢價(jià) | ||
NZP |
24+ |
196-LFBGA |
45517 |
專注NZP品牌原裝正品代理分銷,認(rèn)準(zhǔn)水星電子 |
詢價(jià) | ||
NXP(恩智浦) |
2021+ |
- |
499 |
詢價(jià) |