首頁(yè)>MIMXRT533SFFOC>規(guī)格書(shū)詳情
MIMXRT533SFFOC中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多MIMXRT533SFFOC規(guī)格書(shū)詳情
The i.MX RT500 is a family of dual-core microcontrollers for
embedded applications featuring an Arm Cortex-M33 CPU
combined with a Cadence? Xtensa? Fusion F1 Audio Digital
Signal Processor CPU. The Cortex-M33 includes two hardware
coprocessors providing enhanced performance for an array of
complex algorithms along with a 2D Vector GPU with LCD
Interface and MIPI DSI PHY. The family offers a rich set of
peripherals and very low power consumption. The device has up
to 5 MB SRAM, two FlexSPIs (Octal/Quad SPI Interfaces) each
with 32 KB cache, one with dynamic decryption, high-speed USB
device/host + PHY, 12-bit 1 MS/s ADC, Analog Comparator,
Audio subsystems supporting up to 8 DMIC channels, 2D GPU
and LCD Controller with MIPI DSI PHY, SDIO/eMMC; FlexIO;
AES/SHA/Crypto M33 coprocessor and PUF key generation
Control processor core
? Arm Cortex-M33 processor, running at frequencies of
up to 275 MHz
? Arm TrustZone
? Arm Cortex-M33 built-in Memory Protection Unit (MPU)
supporting eight regions
? Single-precision Hardware Floating Point Unit (FPU).
? Arm Cortex-M33 built-in Nested Vectored Interrupt
Controller (NVIC).
? Non-maskable Interrupt (NMI) input.
? Two coprocessors for the Cortex-M33: a hardware
accelerator for fixed and floating point DSP functions
(PowerQuad) and a Crypto/FFT engine (Casper). The
DSP coprocessor uses a bank of four dedicated 8 KB
SRAMs. The Crypto/FFT engine uses a bank of two 2
KB SRAMs that are also AHB accessible by the CPU
and the DMA engine.
? Serial Wire Debug with eight break points, four watch
points, and a debug timestamp counter. It includes
Serial Wire Output (SWO) trace and ETM trace.
? Cortex-M33 System tick timer
DSP processor core
? Cadence Tensilica Fusion F1 DSP processor, running
at frequencies of up to 275 MHz.
? Hardware Floating Point Unit.
? Serial Wire Debug (shared with Cortex-M33 Control
Domain CPU).
Communication interface
? Up to 9-12 configurable universal serial interface
modules (Flexcomm Interfaces). Each module
contains an integrated FIFO and DMA support.
Each of the nine modules can be configured as:
? A USART with dedicated fractional baud rate
generation and flow-control handshaking
signals. The USART can optionally be clocked
at 32 kHz and operated when the chip is in
reduced power mode, using either the 32 kHz
clock or an externally supplied clock. The
USART also provides partial support for
LIN2.2.
? An I2C-bus interface with multiple address
recognition, and a monitor mode. It supports
400 Kb/sec Fast-mode and 1 Mb/sec Fastmode
Plus. It also supports 3.4 Mb/sec highspeed
when operating in slave mode.
? An SPI interface.
? An I2S (Inter-IC Sound) interface for digital
audio input or output. Each I2S supports up to
four channel-pairs.
? Two additional high-speed SPI interfaces supporting
50 MHz operation
? One additional I2C interface with open-drain pads
? Two I3C bus interfaces
? A digital microphone interface supporting up to 8
channels with associated decimators and Voice
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP Semiconductors |
20+ |
VFBGA-176 |
29860 |
NXP微控制器MCU-可開(kāi)原型號(hào)增稅票 |
詢(xún)價(jià) | ||
NXP |
17146 |
只做正品 |
詢(xún)價(jià) | ||||
NXP |
21+ |
FOWLP249 |
10000 |
低于市場(chǎng)價(jià),實(shí)單必成,QQ1562321770 |
詢(xún)價(jià) | ||
NXP(恩智浦) |
23+ |
NA/ |
8735 |
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持! |
詢(xún)價(jià) | ||
NXP/恩智浦 |
2324+ |
FOWLP-249(7x7) |
78920 |
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口 |
詢(xún)價(jià) | ||
NXP |
20000 |
原裝現(xiàn)貨,可追溯原廠渠道 |
詢(xún)價(jià) | ||||
NXP |
23+ |
FOWLP249 |
15462 |
原包裝原標(biāo)現(xiàn)貨,假一罰十, |
詢(xún)價(jià) | ||
NXP(恩智浦) |
23+ |
FOWLP-249(7x7) |
1090 |
深耕行業(yè)12年,可提供技術(shù)支持。 |
詢(xún)價(jià) | ||
NXP USA Inc. |
24+ |
- |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢(xún)價(jià) | ||
NXP |
24+ |
N/A |
8000 |
全新原裝正品,現(xiàn)貨銷(xiāo)售 |
詢(xún)價(jià) |