首頁>MK50H27DIP>規(guī)格書詳情
MK50H27DIP中文資料意法半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書
MK50H27DIP規(guī)格書詳情
SECTION 2 - INTRODUCTION
The SGS - Thomson SS7 Signalling Link Controller (MK50H27) is a VLSI semiconductor device which provides a complete level 2 data communication control conforming to the CCITT, ANSI, BELLCORE, and AT&T versions of SS7, as well as options to allow conformance to TTC JT-Q703 (Japanese SS7). This includes signal unit formatting, transparency (so-called bit-stuffing), error recovery by two types of retransmission, error monitoring, sequence number control, link status control, and fill in signal unit generation.
SECTION 1 - FEATURES
■ Complete Level 2 Implementation of SS7.
■ Compatible with 1988 CCITT, AT&T, ANSI, and Bellcore Signalling System Number 7 link level protocols.
■ Optional operation to comply with Japanese TTC JT-Q703 specification requirements
■ Pin-for-pin and architecturally compatible with MK50H25 (X.25/LAPD), MK50H29 (SDLC), and MK50H28(Frame Relay).
■ System clock rates up to 33 MHz (MK50H27 - 33), or 25 MHz (MK50H27 - 25).
■ Data rate up to 4 Mbps continuous for SS7 protocol processing, 20 Mbps for transparent HDLC mode, or up to 51 Mbps bursted (gapped data clocks, non-continuous data).
■ On chip DMA control with programmable burst length.
■ DMA transfer rate of up to 13.3 Mbytes/sec using optional 5 SYSCLK DMA cycle (150 nS) at 33 MHz SYSCLK.
■ Buffer Management includes:
- Initialization Block
- Separate Receive and Transmit Rings
- Variable Descriptor Ring and Window Sizes.
■ Selectable BEC or PCR retransmission methods, including forced retransmission for PCR.
■ Handles all 7 SS7 Timers, plus the additional
■ Signal Unit interval timers for Japanese SS7.
■ Handles all SS7 frame formatting:
- Zero bit insert and delete
- FCS generation and detection
- Frame delimiting with flags
■ Programmable minimum Signal Unit spacing (number of flags between SU’s)
■ Handles all sequencing and link control.
■ Selectable FCS of 16 or 32 bits.
■ Testing Facilities:
- Internal Loopback
- Silent Loopback
- Optional Internal Data Clock Generation
- Self Test.
■ Programmable for full or half duplex operation Programmable Watchdog Timers for RCLK and TCLK (to detect absence of data clocks)
產(chǎn)品屬性
- 型號:
MK50H27DIP
- 制造商:
STMICROELECTRONICS
- 制造商全稱:
STMicroelectronics
- 功能描述:
Signalling System 7 Link Controller
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ST |
2013+ |
DIP |
10000 |
全新原裝,正品熱賣,大量現(xiàn)貨供應(yīng)。 |
詢價 | ||
ST |
2021+ |
DIP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
ST/意法 |
23+ |
DIP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
ST |
23+ |
DIP |
16900 |
正規(guī)渠道,只有原裝! |
詢價 | ||
ST |
DIP |
36900 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
ST優(yōu)勢 |
DIP48 |
394 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
ST |
DIP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
ST |
24+ |
DIP |
267 |
詢價 | |||
ST |
2022+ |
16 |
全新原裝 貨期兩周 |
詢價 | |||
ST/意法 |
23+ |
PLCC52 |
13000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 |