MPC8270ZQ集成電路(IC)微處理器規(guī)格書PDF中文資料
廠商型號 |
MPC8270ZQ |
參數(shù)屬性 | MPC8270ZQ 封裝/外殼為516-BBGA;包裝為托盤;類別為集成電路(IC) > 微處理器;產(chǎn)品描述:IC MPU MPC82XX 333MHZ 516BGA |
功能描述 | PowerQUICC II Family Hardware Specifications |
文件大小 |
928.17 Kbytes |
頁面數(shù)量 |
83 頁 |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2024-11-7 22:58:00 |
MPC8270ZQ規(guī)格書詳情
Features
The major features of the SoC are as follows:
? Dual-issue integer (G2_LE) core
— A core version of the EC603e microprocessor
— System core microprocessor supporting frequencies of 166–450 MHz
— Separate 16 KB data and instruction caches:
– Four-way set associative
– Physically addressed
– LRU replacement algorithm
— Power Architecture?-compliant memory management unit (MMU)
— Common on-chip processor (COP) test interface
— High-performance (SPEC95 benchmark at 450 MHz; 855 Dhrystones MIPS at 450 MHz)
— Supports bus snooping
— Support for data cache coherency
— Floating-point unit (FPU)
? Separate power supply for internal logic and for I/O
? Separate PLLs for G2_LE core and for the communications processor module (CPM)
— G2_LE core and CPM can run at different frequencies for power/performance optimization
— Internal core/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 4.5:1, 5:1, 6:1,
7:1, 8:1
— Internal CPM/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1, 8:1
ratios
? 64-bit data and 32-bit address 60x bus
— Bus supports multiple master designs
— Supports single- and four-beat burst transfers
— 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
— Supports data parity or ECC and address parity
? 32-bit data and 18-bit address local bus
— Single-master bus, supports external slaves
— Eight-beat burst transfers
— 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
? 60x-to-PCI bridge
— Programmable host bridge and agent
— 32-bit data bus, 66.67/83.3/100 MHz, 3.3 V
— Synchronous and asynchronous 60x and PCI clock modes
— All internal address space available to external PCI host
— DMA for memory block transfers
— PCI-to-60x address remapping
? PCI bridge
— PCI Specification Revision 2.2 compliant and supports frequencies up to 66 MHz
— On-chip arbitration
— Support for PCI-to-60x-memory and 60x-memory-to-PCI streaming
— PCI host bridge or peripheral capabilities
— Includes 4 DMA channels for the following transfers:
– PCI-to-60x to 60x-to-PCI
– 60x-to-PCI to PCI-to-60x
– 60x-to-PCI to 60x-to-PCI
— Includes all of the configuration registers (which are automatically loaded from the EPROM
and used to configure the MPC8280) required by the PCI standard as well as message and
doorbell registers
— Supports the I2O standard
— Hot-swap friendly (supports the hot swap specification as defined by PICMG 2.1 R1.0 August
3, 1998)
— Support for 66.67/83.33/100 MHz, 3.3 V specification
— 60x-PCI bus core logic that uses a buffer pool to allocate buffers for each port
— Uses the local bus signals, removing need for additional pins
? System interface unit (SIU)
— Clock synthesizer
— Reset controller
— Real-time clock (RTC) register
— Periodic interrupt timer
— Hardware bus monitor and software watchdog timer
— IEEE 1149.1 JTAG test access port
? 12-bank memory controller
— Glueless interface to SRAM, page mode SDRAM, DRAM, EPROM, Flash, and other
user-definable peripherals
— Byte write enables and selectable parity generation
— 32-bit address decodes with programmable bank size
— Three user-programmable machines, general-purpose chip-select machine, and page mode
pipeline SDRAM machine
— Byte selects for 64-bit bus width (60x) and byte selects for 32-bus width (local)
— Dedicated interface logic for SDRAM
? CPU core can be disabled and the device can be used in slave mode to an external core
? Communications processor module (CPM)
— Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support
for communications protocols
— Interfaces to G2_LE core through an on-chip 32 KB dual-port data RAM, an on-chip 32 KB
dual-port instruction RAM and DMA controller
— Serial DMA channels for receive and transmit on all serial channels
— Parallel I/O registers with open-drain and interrupt capability
— Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers
— Three fast communications controllers supporting the following protocols:
– 10/100-Mbit Ethernet/IEEE 802.3 CDMA/CS interface through media independent
interface (MII) or reduced media independent interface (RMII)
– ATM—Full-duplex SAR protocols at 155 Mbps, through UTOPIA interface, AAL5, AAL1,
AAL0 protocols, TM 4.0 CBR, VBR, UBR, ABR traffic types, up to 64 K external
connections (no ATM support for the MPC8270)
– Transparent
– HDLC—Up to T3 rates (clear channel)
– FCC2 can also be connected to the TC layer (MPC8280 only)
— Two multichannel controllers (MCCs) (one MCC on the MPC8270)
– Each MCC handles 128 serial, full-duplex, 64-Kbps data channels. Each MCC can be split
into four subgroups of 32 channels each.
– Almost any combination of subgroups can be multiplexed to single or multiple TDM
interfaces up to four TDM interfaces per MCC
— Four serial communications controllers (SCCs) identical to those on the MPC860, supporting
the digital portions of the following protocols:
– Ethernet/IEEE 802.3 CDMA/CS
– HDLC/SDLC and HDLC bus
– Universal asynchronous receiver transmitter (UART)
– Synchronous UART
– Binary synchronous (BISYNC) communications
– Transparent
Universal serial bus (USB) controller
— Supports USB 2.0 full/low rate compatible
— USB host mode
– Supports control, bulk, interrupt, and isochronous data transfers
– CRC16 generation and checking
– NRZI encoding/decoding with bit stuffing
– Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and
data rate configuration). Note that low-speed operation requires an external hub.
– Flexible data buffers with multiple buffers per frame
– Supports local loopback mode for diagnostics (12 Mbps only)
— Supports USB slave mode
– Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
– CRC16 generation and checking
– CRC5 checking
– NRZI encoding/decoding with bit stuffing
– 12- or 1.5-Mbps data rate
– Flexible data buffers with multiple buffers per frame
– Automatic retransmission upon transmit error
— Two serial management controllers (SMCs), identical to those of the MPC860
– Provides management for BRI devices as general-circuit interface (GCI) controllers in
time-division-multiplexed (TDM) channels
– Transparent
– UART (low-speed operation)
— One serial peripheral interface identical to the MPC860 SPI
— One I2C controller (identical to the MPC860 I2C controller)
– Microwire compatible
– Multiple-master, single-master, and slave modes
— Up to eight TDM interfaces (four on the MPC8270)
– Supports two groups of four TDM channels for a total of eight TDMs (one group of four
the MPC8270 and the MPC8275)
– 2,048 bytes of SI RAM
– Bit or byte resolution
– Independent transmit and receive routing, frame synchronization
– Supports T1, CEPT, T1/E1, T3/E3, pulse code modulation highway, ISDN basic rate, ISDN
primary rate, Freescale interchip digital link (IDL), general circuit interface (GCI), and
user-defined TDM serial interfaces
— Eight independent baud rate generators and 20 input clock pins for supplying clocks to FCCs,
SCCs, SMCs, and serial channels
— Four independent 16-bit timers that can be interconnected as two 32-bit timers
? Inverse multiplexing for ATM capabilities (IMA) (MPC8280 only). Supported by eight transfer
transmission convergence (TC) layers between the TDMs and FCC2.
? Transmission convergence (TC) layer (MPC8280 only)
MPC8270ZQ屬于集成電路(IC) > 微處理器。恩智浦半導(dǎo)體公司制造生產(chǎn)的MPC8270ZQ微處理器微處理器產(chǎn)品是用于信息和數(shù)據(jù)處理的集成電路。與主要按照制造商所選術(shù)語而視為微控制器的類似產(chǎn)品相比,這些器件有所不同。但是按照傳統(tǒng),微處理器不會在設(shè)備內(nèi)集成工作存儲器,不太可能集成混合信號外設(shè),并且可能在更為復(fù)雜的軟件范式下使用,這些范式涉及使用操作系統(tǒng)來管理多任務(wù)同時(shí)執(zhí)行。
產(chǎn)品屬性
更多- 產(chǎn)品編號:
MPC8270ZQMIBA
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 微處理器
- 系列:
MPC82xx
- 包裝:
托盤
- 核心處理器:
PowerPC G2_LE
- 內(nèi)核數(shù)/總線寬度:
1 核,32 位
- 速度:
333MHz
- 協(xié)處理器/DSP:
通信;RISC CPM
- RAM 控制器:
DRAM,SDRAM
- 圖形加速:
無
- 以太網(wǎng):
10/100Mbps(3)
- USB:
USB 2.0(1)
- 電壓 - I/O:
3.3V
- 工作溫度:
0°C ~ 105°C(TA)
- 封裝/外殼:
516-BBGA
- 供應(yīng)商器件封裝:
516-PBGA(27x27)
- 描述:
IC MPU MPC82XX 333MHZ 516BGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
2016+ |
BGA |
5500 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
NXP |
23+ |
516FPBGA |
4568 |
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!! |
詢價(jià) | ||
FREESCALE |
21+ |
BGA |
6000 |
全新原裝 現(xiàn)貨 價(jià)優(yōu) |
詢價(jià) | ||
FREESCAL |
2016+ |
PBGA516 |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價(jià) | ||
FREESCALE |
2021+ |
1218 |
十年專營原裝現(xiàn)貨,假一賠十 |
詢價(jià) | |||
MOROTOLA |
23+ |
BGA |
2870 |
絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購! |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
23+ |
BGA |
18000 |
全新原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
FREESCALE(飛思卡爾) |
2020+ |
BGA |
65485 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
Freescale Semiconductor - NXP |
23+ |
516-BBGA |
11200 |
主營:汽車電子,停產(chǎn)物料,軍工IC |
詢價(jià) | ||
NXP |
22+ |
516FPBGA |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) |