首頁>MPC860P>規(guī)格書詳情

MPC860P中文資料Motorola數(shù)據(jù)手冊PDF規(guī)格書

MPC860P
廠商型號

MPC860P

參數(shù)屬性

MPC860P 封裝/外殼為357-BBGA;包裝為托盤;類別為集成電路(IC) > 微處理器;產(chǎn)品描述:IC MPU MPC8XX 66MHZ 357BGA

功能描述

Family Hardware Specifications

文件大小

857.35 Kbytes

頁面數(shù)量

76

生產(chǎn)廠商 Motorola, Inc
企業(yè)簡稱

Motorola

中文名稱

Motorola, Inc官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2024-11-7 19:00:00

MPC860P規(guī)格書詳情

Overview

The MPC860 Quad Integrated Communications Controller (PowerQUICC?) is a versatile one-chip integrated microprocessor and peripheral combination designed for a variety of controller applications. It particularly excels in both communications and networking systems. The PowerQUICC unit is referred to as the MPC860 in this manual.

Features

The following list summarizes the key MPC860 features:

? Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)

— The core performs branch prediction with conditional prefetch, without conditional execution

— 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1)

– 16-Kbyte instruction caches are four-way, set-associative with 256 sets;

4-Kbyte instruction caches are two-way, set-associative with 128 sets.

– 8-Kbyte data caches are two-way, set-associative with 256 sets; 4-Kbyte data caches are two-way, set-associative with 128 sets.

– Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.

– Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.

— Instruction and data caches are two-way, set-associative, physically addressed, LRU replacement, and lockable on-line granularity.

— MMUs with 32-entry TLB, fully associative instruction, and data TLBs

— MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups

— Advanced on-chip-emulation debug mode

? Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)

? 32 address lines

? Operates at up to 80 MHz

? Memory controller (eight banks)

— Contains complete dynamic RAM (DRAM) controller

— Each bank can be a chip select or RASto support a DRAM bank

— Up to 15 wait states programmable per memory bank

— Glueless interface to DRAM, SIMMS, SRAM, EPROM, Flash EPROM, and other memory devices.

— DRAM controller programmable to support most size and speed memory interfaces

— Four CASlines, four WElines, one OEline

— Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)

— Variable block sizes (32 Kbyte to 256 Mbyte)

— Selectable write protection

— On-chip bus arbitration logic

? General-purpose timers

— Four 16-bit timers or two 32-bit timers

— Gate mode can enable/disable counting

— Interrupt can be masked on reference match and event capture

? System integration unit (SIU)

— Bus monitor

— Software watchdog

— Periodic interrupt timer (PIT)

— Low-power stop mode

— Clock synthesizer

— Three parallel I/O registers with open-drain capability

? Four baud-rate generators (BRGs)

— Independent (can be connected to any SCC or SMC)

— Allow changes during operation

— Autobaud support option

? Four serial communications controllers (SCCs)

— Ethernet/IEEE 802.3 optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices).

— HDLC/SDLC(all channels supported at 2 Mbps)

— HDLC bus (implements an HDLC-based local area network (LAN))

— Asynchronous HDLC to support PPP (point-to-point protocol)

— AppleTalk

— Universal asynchronous receiver transmitter (UART)

— Synchronous UART

— Serial infrared (IrDA)

— Binary synchronous communication (BISYNC)

— Totally transparent (bit streams)

— Totally transparent (frame based with optional cyclic redundancy check (CRC))

? Two SMCs (serial management channels)

— UART

— Transparent

— General circuit interface (GCI) controller

— Can be connected to the time-division multiplexed (TDM) channels

? One SPI (serial peripheral interface)

— Supports master and slave modes

— Supports multimaster operation on the same bus

? One I2C (inter-integrated circuit) port

— Supports master and slave modes

— Multiple-master environment support

? Time-slot assigner (TSA)

— Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation

— Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined

— 1- or 8-bit resolution

— Allows independent transmit and receive routing, frame synchronization, clocking

— Allows dynamic changes

— Can be internally connected to six serial channels (four SCCs and two SMCs)

? Parallel interface port (PIP)

— Centronics interface support

— Supports fast connection between compatible ports on the MPC860 or the MC68360

? PCMCIA interface

— Master (socket) interface, release 2.1 compliant

— Supports two independent PCMCIA sockets

— Eight memory or I/O windows supported

? Low power support

— Full on—all units fully powered

— Doze—core functional units disabled, except time base decrementer, PLL, memory controller, RTC, and CPM in low-power standby

— Sleep—all units disabled, except RTC and PIT, PLL active for fast wake up

— Deep sleep—all units disabled including PLL, except RTC and PIT

— Power down mode— all units powered down, except PLL, RTC, PIT, time base, and decrementer

? Debug interface

— Eight comparators: four operate on instruction address, two operate on data address, and two operate on data

— Supports conditions: =≠

— Each watchpoint can generate a break-point internally

? 3.3 V operation with 5-V TTL compatibility except EXTAL and EXTCLK

? 357-pin ball grid array (BGA) package

產(chǎn)品屬性

  • 產(chǎn)品編號:

    MPC860PCVR66D4

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 微處理器

  • 系列:

    MPC8xx

  • 包裝:

    托盤

  • 核心處理器:

    MPC8xx

  • 內(nèi)核數(shù)/總線寬度:

    1 核,32 位

  • 速度:

    66MHz

  • 協(xié)處理器/DSP:

    通信;CPM

  • RAM 控制器:

    DRAM

  • 圖形加速:

  • 以太網(wǎng):

    10Mbps(4),10/100Mbps(1)

  • 電壓 - I/O:

    3.3V

  • 工作溫度:

    -40°C ~ 95°C(TA)

  • 封裝/外殼:

    357-BBGA

  • 供應(yīng)商器件封裝:

    357-PBGA(25x25)

  • 描述:

    IC MPU MPC8XX 66MHZ 357BGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
NXP
23+
357PBGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價
FREESCALE
2052+
PBGA357
6542
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
FREESCALE
23+
BGA
7750
全新原裝優(yōu)勢
詢價
FREESCALE
2016+
BGA357
1980
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
FREESCALE
1844+
BGA
9852
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
詢價
FREESCAL
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
FREESCALE
23+
BGA
9800
全新原裝現(xiàn)貨,假一賠十
詢價
MOTOROLA
22+
BGA
4650
詢價
FREESCAL
22+23+
BGA
25520
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
FREESCALE
2021+
N/A
6800
只有原裝正品
詢價