首頁(yè)>MPR601TSU-02>規(guī)格書詳情
MPR601TSU-02中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MPR601TSU-02 |
功能描述 | PowerPC? 601 RISC Microprocessor Technical Summary |
文件大小 |
556.03 Kbytes |
頁(yè)面數(shù)量 |
32 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-4 15:30:00 |
人工找貨 | MPR601TSU-02價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多MPR601TSU-02規(guī)格書詳情
PowerPC 601 Microprocessor Features
This section describes details of the 601’s implementation of the PowerPC architecture. Major features of
the 601 are as follows:
? High-performance, superscalar microprocessor
— As many as three instructions in execution per clock (one to each of the three execution units)
— Single clock cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
? Three independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
? High instruction and data throughput
— Zero-cycle branch capability
— Programmable static branch prediction on unresolved conditional branches
— Instruction unit capable of fetching eight instructions per clock from the cache
— An eight-entry instruction queue that provides look-ahead capability
— Interlocked pipelines with feed-forwarding that control data dependencies in hardware
— Unified 32-Kbyte cache—eight-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— Memory unit with a two-element read queue and a three-element write queue
— Run-time reordering of loads and stores
— BPU that performs condition register (CR) look-ahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 256-entry, two-way set-associative UTLB
— Four-entry BAT array providing 128-Kbyte to 8-Mbyte blocks
— Four-entry, first-level ITLB
— Hardware table search (caused by UTLB misses) through hashed page tables
— 52-bit virtual address; 32-bit physical address
? Facilities for enhanced system performance
— Bus speed defined as selectable division of operating frequency
— A 64-bit split-transaction external data bus with burst transfers
— Support for address pipelining and limited out-of-order bus transactions
— Snooped copyback queues for cache block (sector) copyback operations
— Bus extensions for I/O controller interface operations
— Multiprocessing support features that include the following:
– Hardware enforced, four-state cache coherency protocol (MESI)
– Separate port into cache tags for bus snooping
? In-system testability and debugging features through boundary-scan capability
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TOS |
24+ |
DIP-28 |
10 |
詢價(jià) | |||
MP |
2447 |
DIP-8 |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
NISTRONICS (JIANGXI) |
24+ |
N/A |
28200 |
原裝原裝原裝 |
詢價(jià) | ||
POWER INTEGRATIONS/帕沃英蒂格 |
23+ |
SOP16 |
11852 |
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
MPS |
22+ |
QFN16 |
5000 |
只做原裝,假一賠十 |
詢價(jià) | ||
Bivar |
22+ |
NA |
80 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價(jià) | ||
MPS |
2410+ |
QFN16 |
3668 |
優(yōu)勢(shì)代理渠道 原裝現(xiàn)貨 可全系列訂貨 |
詢價(jià) |