首頁>MT46V128M4TG-75>規(guī)格書詳情
MT46V128M4TG-75集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料
![MT46V128M4TG-75](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
MT46V128M4TG-75 |
參數(shù)屬性 | MT46V128M4TG-75 封裝/外殼為66-TSSOP(szeroko?? 0,400",10,16mm);包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC DRAM 512MBIT PARALLEL 66TSOP |
功能描述 | DOUBLE DATA RATE DDR SDRAM |
封裝外殼 | 66-TSSOP(szeroko?? 0,400",10,16mm) |
文件大小 |
2.55598 Mbytes |
頁面數(shù)量 |
68 頁 |
生產(chǎn)廠商 | Micron Technology |
企業(yè)簡(jiǎn)稱 |
Micron【鎂光】 |
中文名稱 | 美國(guó)鎂光科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-16 9:08:00 |
MT46V128M4TG-75規(guī)格書詳情
Functional Description
The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR SDRAM effectively consists of a single 2n-bit-wide, one-clockcycle data transfer at the internal DRAM core and two corresponding n-bit-wide, onehalf-clock-cycle data transfers at the I/O pins.
Features
? VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V
? VDD = +2.6V ±0.1V, VDDQ = +2.6V ±0.1V (DDR400)
? Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
? Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
? Differential clock inputs (CK and CK#)
? Commands entered on each positive CK edge
? DQS edge-aligned with data for READs; centeraligned with data for WRITEs
? DLL to align DQ and DQS transitions with CK
? Four internal banks for concurrent operation
? Data mask (DM) for masking write data
(x16 has two – one per byte)
? Programmable burst lengths: 2, 4, or 8
? Auto refresh
– 64ms, 8192-cycle(Commercial and industrial)
– 16ms, 8192-cycle (Automotive)
? Self refresh (not available on AT devices)
? Longer-lead TSOP for improved reliability (OCPL)
? 2.5V I/O (SSTL_2 compatible)
? Concurrent auto precharge option is supported
? tRAS lockout supported (tRAP = tRCD)
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
MT46V128M4TG-75
- 制造商:
Micron Technology Inc.
- 類別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
卷帶(TR)
- 存儲(chǔ)器類型:
易失
- 存儲(chǔ)器格式:
DRAM
- 技術(shù):
SDRAM - DDR
- 存儲(chǔ)容量:
512Mb(128M x 4)
- 存儲(chǔ)器接口:
并聯(lián)
- 寫周期時(shí)間 - 字,頁:
15ns
- 電壓 - 供電:
2.3V ~ 2.7V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
66-TSSOP(szeroko?? 0,400",10,16mm)
- 供應(yīng)商器件封裝:
66-TSOP
- 描述:
IC DRAM 512MBIT PARALLEL 66TSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Micron Technology Inc |
23+/24+ |
66-TSSOP |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
TSSOP |
2020+ |
MICRON |
5000 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
MICOR |
21+ |
TSOP |
10000 |
只做正品原裝現(xiàn)貨 |
詢價(jià) | ||
MICRON |
23+ |
TSOP66 |
3000 |
原裝正品假一罰百!可開增票! |
詢價(jià) | ||
Micron Technology Inc. |
24+ |
66-TSOP |
56200 |
一級(jí)代理/放心采購 |
詢價(jià) | ||
MICRON |
2023+ |
TSSOP |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | ||
MT |
24+ |
TSOP |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) | ||
MICRON |
22+23+ |
TSSOP |
33776 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
Micron |
22+ |
66TSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
MICRON |
0438 |
28 |
公司優(yōu)勢(shì)庫存 熱賣中! |
詢價(jià) |