首頁>MT48LC32M4A2TG-75L>規(guī)格書詳情
MT48LC32M4A2TG-75L中文資料鎂光數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- MT48LC32M4A2TG
- MT48LC32M4A2FC-75
- MT48LC32M4A2FC-7E
- MT48LC32M4A2FB-8EIT
- MT48LC32M4A2FC-7ELIT
- MT48LC32M4A2TG-75IT
- MT48LC32M4A2FC-8ELIT
- MT48LC32M4A2FB-8E
- MT48LC32M4A2FB-8EL
- MT48LC32M4A2FC-7EL
- MT48LC32M4A2FC-75L
- MT48LC32M4A2FB-7EIT
- MT48LC32M4A2FB-8ELIT
- MT48LC32M4A2FC-75LIT
- MT48LC32M4A2FC-8EL
- MT48LC32M4A2TG
- MT48LC32M4A2TG-75
- MT48LC32M4A2FC-8EIT
MT48LC32M4A2TG-75L規(guī)格書詳情
General Description
The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.
Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.
The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.
The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.
The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.
Features
? PC100- and PC133-compliant
? Fully synchronous; all signals registered on positive edge of system clock
? Internal, pipelined operation; column address can be changed every clock cycle
? Internal banks for hiding row access/precharge
? Programmable burst lengths (BL): 1, 2, 4, 8, or full page
? Auto precharge, includes concurrent auto precharge and auto refresh modes
? Auto refresh mode; standard and low power
– 64ms, 4096-cycle (industrial)
– 16ms, 4096-cycle refresh (automotive)
? LVTTL-compatible inputs and outputs
? Single 3.3V ±0.3V power supply
? AEC-Q100
? PPAP submission
? 8D response time
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MICRON |
23+ |
TSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
MICRON |
2016+ |
TSOP |
6000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
Micron Technology Inc |
23+/24+ |
54-TSOP |
8600 |
只供原裝進口公司現(xiàn)貨+可訂貨 |
詢價 | ||
MT |
TSOP54 |
4318 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | |||
MICRON |
24+ |
TSSOP54 |
15 |
詢價 | |||
MT |
2339+ |
TSSOP |
5632 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存! |
詢價 | ||
MICRON/美光 |
22+ |
TSOP |
6521 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
MIC |
TSOP56 |
699839 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
MICRON |
22+23+ |
New |
34521 |
絕對原裝正品現(xiàn)貨,全新深圳原裝進口現(xiàn)貨 |
詢價 | ||
MIC |
23+ |
TSOP56 |
30000 |
代理全新原裝現(xiàn)貨,價格優(yōu)勢 |
詢價 |