首頁>MT48LC8M16A2TG-7ELIT>規(guī)格書詳情

MT48LC8M16A2TG-7ELIT中文資料鎂光數據手冊PDF規(guī)格書

MT48LC8M16A2TG-7ELIT
廠商型號

MT48LC8M16A2TG-7ELIT

功能描述

SYNCHRONOUS DRAM

文件大小

1.84431 Mbytes

頁面數量

59

生產廠商 Micron Technology
企業(yè)簡稱

Micron鎂光

中文名稱

美國鎂光科技有限公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-12 16:37:00

人工找貨

MT48LC8M16A2TG-7ELIT價格和庫存,歡迎聯(lián)系客服免費人工找貨

MT48LC8M16A2TG-7ELIT規(guī)格書詳情

General Description

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 33,554,432-bit banks is organized as 4096 rows by 2048 columns by 4 bits. Each of the x8’s 33,554,432-bit banks is organized as 4096 rows by 1024 columns by 8 bits. Each of the x16’s 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.

Features

? PC100- and PC133-compliant

? Fully synchronous; all signals registered on positive edge of system clock

? Internal, pipelined operation; column address can be changed every clock cycle

? Internal banks for hiding row access/precharge

? Programmable burst lengths (BL): 1, 2, 4, 8, or full page

? Auto precharge, includes concurrent auto precharge and auto refresh modes

? Auto refresh mode; standard and low power

– 64ms, 4096-cycle (industrial)

– 16ms, 4096-cycle refresh (automotive)

? LVTTL-compatible inputs and outputs

? Single 3.3V ±0.3V power supply

? AEC-Q100

? PPAP submission

? 8D response time

供應商 型號 品牌 批號 封裝 庫存 備注 價格
MIcron
26
公司優(yōu)勢庫存 熱賣中!!
詢價
MICRON
02+
TSOP-54
319
原裝現(xiàn)貨海量庫存歡迎咨詢
詢價
MRON/美光
23+
NA/
3311
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
MITEL
2025+
TSOP
3625
全新原廠原裝產品、公司現(xiàn)貨銷售
詢價
MT
24+
TSOP
6980
原裝現(xiàn)貨,可開13%稅票
詢價
MT
TSSOP
256
正品原裝--自家現(xiàn)貨-實單可談
詢價
MICRON
1735+
TSOP
6528
科恒偉業(yè)!只做原裝正品!假一賠十!
詢價
MICRON
24+
TSOP-54
4650
詢價
MICRON
19+
TSOP
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價
MICRON/美光
2402+
TSOP-54
8324
原裝正品!實單價優(yōu)!
詢價