MT8941BE中文資料ZARLINK數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
MT8941BE規(guī)格書(shū)詳情
Description
The MT8941B is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
? Provides T1 clock at 1.544 MHz locked to an 8kHz reference clock (frame pulse)
? Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or external 8 kHz reference clock
? Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
?Typical jitter attenuation at: 10 Hz=23 dB,100Hz=43 dB, 5 to 40 kHz ≥ 64 dB
? Jitter-free “FREE-RUN” mode
? Uncommitted two-input NAND gate
? Low power CMOS technology
Applications
? Synchronization and timing control for T1 and CEPT digital trunk transmission links
? ST- BUS clock and frame pulse source
產(chǎn)品屬性
- 型號(hào):
MT8941BE
- 制造商:
ZARLINK
- 制造商全稱:
Zarlink Semiconductor Inc
- 功能描述:
Advanced T1/CEPT Digital Trunk PLL
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MITEL |
23+ |
DIP-24P |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
MITEL |
22+ |
DIP |
2560 |
絕對(duì)原裝!現(xiàn)貨熱賣! |
詢價(jià) | ||
MITEL |
2020+ |
DIP24 |
16800 |
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!? |
詢價(jià) | ||
MITEL |
02+ |
DIP24 |
10 |
普通 |
詢價(jià) | ||
MITEL |
24+ |
DIP24 |
13500 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) | ||
MITEL |
22+ |
DIP |
2037 |
⊙⊙新加坡大量現(xiàn)貨庫(kù)存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價(jià) | ||
MITEL |
23+ |
DIP24 |
2526 |
原廠原裝正品 |
詢價(jià) | ||
2022+ |
DIP |
2703 |
原廠代理 終端免費(fèi)提供樣品 |
詢價(jià) | |||
MITEL |
21+ |
DIP24 |
8000 |
全新原裝 公司現(xiàn)貨 價(jià)格優(yōu) |
詢價(jià) | ||
zarlink |
24+ |
DIP |
16500 |
進(jìn)口原裝正品現(xiàn)貨 |
詢價(jià) |