MT8941BP中文資料Mitel數(shù)據(jù)手冊(cè)PDF規(guī)格書
MT8941BP規(guī)格書詳情
Description
The MT8941B is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
? Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock (frame pulse)
? Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or
external 8 kHz reference clock
? Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
? Typical jitter attenuation at: 10 Hz=23 dB,100 Hz=43 dB, 5 to 40 kHz≥64 dB
? Jitter-free “FREE-RUN” mode
? Uncommitted two-input NAND gate
? Low power CMOS technology
產(chǎn)品屬性
- 型號(hào):
MT8941BP
- 制造商:
ZARLINK
- 制造商全稱:
Zarlink Semiconductor Inc
- 功能描述:
Advanced T1/CEPT Digital Trunk PLL
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MITEL |
2020+ |
PLCC |
14 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
MITEL |
23+ |
PLCC |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價(jià) | ||
MITEL |
21+ |
PLCC28 |
81 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
MITEL |
2023+ |
PLCC-28 |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價(jià) | ||
MITEL |
24+ |
PLCC |
2100 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
MITEL |
2013 |
PLCC |
200 |
全新 |
詢價(jià) | ||
MITEL |
23+ |
PLCC28 |
6850 |
只做原廠原裝正品現(xiàn)貨!假一賠十! |
詢價(jià) | ||
ZARLINK |
23+ |
NA/ |
3376 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
MITEL |
19+ |
PLCC |
4 |
進(jìn)口原裝現(xiàn)貨 |
詢價(jià) | ||
MITEL |
2016+ |
PLCC-28 |
8880 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) |