N74F374N集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料

廠商型號 |
N74F374N |
參數(shù)屬性 | N74F374N 封裝/外殼為20-DIP(0.300",7.62mm);包裝為卷帶(TR);類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE SNGL 8BIT 20DIP |
功能描述 | Latch/flip-flop |
封裝外殼 | 20-DIP(0.300",7.62mm) |
文件大小 |
268.67 Kbytes |
頁面數(shù)量 |
14 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導體(中國)有限公司官網(wǎng) |
原廠標識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-24 18:27:00 |
人工找貨 | N74F374N價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
N74F374N規(guī)格書詳情
FEATURES
? 8-bit transparent latch — 74F373
? 8-bit positive edge triggered register — 74F374
? 3-State outputs glitch free during power-up and power-down
? Common 3-State output register
? Independent register and 3-State buffer operation
? SSOP Type II Package
DESCRIPTION
The 74F373 is an octal transparent latch coupled to eight 3-State
output devices. The two sections of the device are controlled
independently by enable (E) and output enable (OE) control gates.
The data on the D inputs is transferred to the latch outputs when the
enable (E) input is HIGH. The latch remains transparent to the data
input while E is HIGH, and stores the data that is present one set-up
time before the HIGH-to-LOW enable transition.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors.
The active-LOW output enable (OE) controls all eight 3-State buffers
independent of the latch operation. When OE is LOW, latched or
transparent data appears at the output.
When OE is HIGH, the outputs are in high impedance “off” state,
which means they will neither drive nor load the bus.
The 74F374 is an 8-bit edge triggered register coupled to eight
3-State output buffers. The two sections of the device are controlled
independently by clock (CP) and output enable (OE) control gates.
The register is fully edge triggered. The state of the D input, one
set-up time before the LOW-to-HIGH clock transition is transferred
to the corresponding flip-flop’s Q output.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors.
The active-LOW output enable (OE) controls all eight 3-State buffers
independent of the register operation. When OE is LOW, the data in
the register appears at the outputs. When OE is HIGH, the outputs
are in high impedance “off” state, which means they will neither drive
nor load the bus.
產(chǎn)品屬性
- 產(chǎn)品編號:
N74F374N,602
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74F
- 包裝:
卷帶(TR)
- 功能:
標準
- 類型:
D 型
- 輸出類型:
三態(tài),非反相
- 不同 V、最大 CL 時最大傳播延遲:
7.5ns @ 5V,50pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
3mA,24mA
- 電壓 - 供電:
4.5V ~ 5.5V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
通孔
- 供應商器件封裝:
20-DIP
- 封裝/外殼:
20-DIP(0.300",7.62mm)
- 描述:
IC FF D-TYPE SNGL 8BIT 20DIP
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHI |
97+ |
SOP20 |
1000 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
SIG |
1989 |
368 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
PHILIPS/飛利浦 |
23+ |
NA/ |
7250 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
PHI |
DIP |
68900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
PHILIPS |
6000 |
面議 |
19 |
DIP/SMD |
詢價 | ||
PHI |
1993 |
DIP/20 |
170 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
PIL |
1922+ |
DIP2-0 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
PHI |
2310+ |
DIP20 |
3886 |
優(yōu)勢代理渠道,原裝現(xiàn)貨,可全系列訂貨 |
詢價 | ||
PHI |
24+ |
7.2 |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 | ||
N74F378N |
5 |
5 |
詢價 |