首頁>NT5DS16M16CS>規(guī)格書詳情
NT5DS16M16CS中文資料NANOAMP數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- NT5CC64M16GP-FLT
- NT5CC64M16GP-FLNA
- NT5CC64M16GP-FLI
- NT5CC64M16GP-FLH
- NT5CC64M16GP-FLB
- NT5CC64M16GP-FLA
- NT5CC64M16GP-EKT
- NT5CC64M16GP-EKNA
- NT5CC64M16GP-EKI
- NT5CC64M16GP-EKH
- NT5CC64M16GP-EKB
- NT5CC64M16GP-EKA
- NT5CC64M16GP-EK
- NT5CC64M16GP-DIT
- NT5CC64M16GP-DINA
- NT5CC64M16GP-DII
- NT5CC64M16GP-DIH
- NT5CC64M16GP-DIB
NT5DS16M16CS規(guī)格書詳情
Description
NT5DS64M4CT, NT5DS32M8CT and NT5DS16M16CT, NT5DS64M4CS, NT5DS32M8CS and NT5DS16M16CS are 256Mb SDRAM devices based using a DDR interface. They are all based on Nanya’s 110 nm design process.
The 256Mb DDR SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 256Mb DDR SDRAM effectively consists of a single 2n-bit wide, one clock cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins.
Features
? DDR 256M bit, die C, based on 110nm design rules
? Double data rate architecture: two data transfers per clock cycle
? Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver
? DQS is edge-aligned with data for reads and is center aligned with data for writes
? Differential clock inputs (CK and CK)
? Four internal banks for concurrent operation
? Data mask (DM) for write data
? DLL aligns DQ and DQS transitions with CK transitions
? Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
? Burst lengths: 2, 4, or 8
? CAS Latency: 2/2.5(DDR333), 2.5/3(DDR400)
? Auto Precharge option for each burst access
? Auto Refresh and Self Refresh Modes
? 7.8μs Maximum Average Periodic Refresh Interval
? 2.5V (SSTL_2 compatible) I/O
? VDD = VDDQ = 2.5V ± 0.2V (DDR333)
? VDD = VDDQ = 2.6V ± 0.1V (DDR400)
? Available in Halogen and Lead Free packaging
產(chǎn)品屬性
- 型號:
NT5DS16M16CS
- 制造商:
NANOAMP
- 制造商全稱:
NANOAMP
- 功能描述:
256Mb DDR Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NUNYU |
2016+ |
TSOP |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
NANYA/南亞 |
23+ |
NA/ |
75 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
NANYA |
2020+ |
TSOP56 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
NANYA |
23+ |
TSSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
NANYA/南亞 |
07+ |
TSOP66 |
23680 |
進(jìn)口原帶現(xiàn)貨 |
詢價 | ||
NTC |
2339+ |
TSOP |
5825 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存! |
詢價 | ||
NANYA |
24+ |
TSOP |
30000 |
一級代理原裝現(xiàn)貨假一罰十 |
詢價 | ||
NANYA |
23+ |
NA |
1955 |
專做原裝正品,假一罰百! |
詢價 | ||
Nanya Technology |
21+ |
TSSOP20 |
4550 |
全新原裝現(xiàn)貨 |
詢價 | ||
NANYA |
2020+ |
TSOP |
28 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 |