首頁(yè)>NT5DS64M4CS>規(guī)格書(shū)詳情
NT5DS64M4CS中文資料NANOAMP數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
NT5DS64M4CS |
功能描述 | 256Mb DDR Synchronous DRAM |
文件大小 |
2.68082 Mbytes |
頁(yè)面數(shù)量 |
76 頁(yè) |
生產(chǎn)廠商 | NanoAmp Solutions, Inc. |
企業(yè)簡(jiǎn)稱 |
NANOAMP |
中文名稱 | NanoAmp Solutions, Inc.官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-10 11:32:00 |
人工找貨 | NT5DS64M4CS價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
NT5DS64M4CS規(guī)格書(shū)詳情
Description
NT5DS64M4CT, NT5DS32M8CT and NT5DS16M16CT, NT5DS64M4CS, NT5DS32M8CS and NT5DS16M16CS are 256Mb SDRAM devices based using a DDR interface. They are all based on Nanya’s 110 nm design process.
The 256Mb DDR SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 256Mb DDR SDRAM effectively consists of a single 2n-bit wide, one clock cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins.
Features
? DDR 256M bit, die C, based on 110nm design rules
? Double data rate architecture: two data transfers per clock cycle
? Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver
? DQS is edge-aligned with data for reads and is center aligned with data for writes
? Differential clock inputs (CK and CK)
? Four internal banks for concurrent operation
? Data mask (DM) for write data
? DLL aligns DQ and DQS transitions with CK transitions
? Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
? Burst lengths: 2, 4, or 8
? CAS Latency: 2/2.5(DDR333), 2.5/3(DDR400)
? Auto Precharge option for each burst access
? Auto Refresh and Self Refresh Modes
? 7.8μs Maximum Average Periodic Refresh Interval
? 2.5V (SSTL_2 compatible) I/O
? VDD = VDDQ = 2.5V ± 0.2V (DDR333)
? VDD = VDDQ = 2.6V ± 0.1V (DDR400)
? Available in Halogen and Lead Free packaging
產(chǎn)品屬性
- 型號(hào):
NT5DS64M4CS
- 制造商:
NANOAMP
- 制造商全稱:
NANOAMP
- 功能描述:
256Mb DDR Synchronous DRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NANYA/南亞 |
22+ |
BGA |
5660 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
NANYA |
6000 |
面談 |
19 |
TSOP66 |
詢價(jià) | ||
NANYA |
2020+ |
TSOP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
NANYA/南亞 |
23+ |
TSOP |
37562 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
NANYA |
24+ |
TSOP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
NANYA |
2447 |
FBGA |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
NANYA |
23+ |
TSOP |
12800 |
##公司主營(yíng)品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢價(jià) | ||
NANYA/南亞 |
23+ |
TSOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
NANYA |
23+ |
TSOP66 |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
NANY |
1815+ |
BGA |
6528 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) |